blob: a944fc95f69f9b020402b1c6c1795e740f39753b [file] [log] [blame]
Sujith55624202010-01-08 10:36:02 +05301/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Sujith55624202010-01-08 10:36:02 +05303 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000017#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +010019#include <linux/ath9k_platform.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040020#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021
Sujith55624202010-01-08 10:36:02 +053022#include "ath9k.h"
23
24static char *dev_info = "ath9k";
25
26MODULE_AUTHOR("Atheros Communications");
27MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
28MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
29MODULE_LICENSE("Dual BSD/GPL");
30
31static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
32module_param_named(debug, ath9k_debug, uint, 0);
33MODULE_PARM_DESC(debug, "Debugging mask");
34
John W. Linville3e6109c2011-01-05 09:39:17 -050035int ath9k_modparam_nohwcrypt;
36module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
Sujith55624202010-01-08 10:36:02 +053037MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
38
Vivek Natarajan93dbbcc2010-08-25 19:34:52 +053039int led_blink;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +053040module_param_named(blink, led_blink, int, 0444);
41MODULE_PARM_DESC(blink, "Enable LED blink on activity");
42
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -080043static int ath9k_btcoex_enable;
44module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
45MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
46
Rajkumar Manoharand5847472010-12-20 14:39:51 +053047bool is_ath9k_unloaded;
Sujith55624202010-01-08 10:36:02 +053048/* We use the hw_value as an index into our private channel structure */
49
50#define CHAN2G(_freq, _idx) { \
Mohammed Shafi Shajakhanb1c1d002010-12-17 20:44:36 +053051 .band = IEEE80211_BAND_2GHZ, \
Sujith55624202010-01-08 10:36:02 +053052 .center_freq = (_freq), \
53 .hw_value = (_idx), \
54 .max_power = 20, \
55}
56
57#define CHAN5G(_freq, _idx) { \
58 .band = IEEE80211_BAND_5GHZ, \
59 .center_freq = (_freq), \
60 .hw_value = (_idx), \
61 .max_power = 20, \
62}
63
64/* Some 2 GHz radios are actually tunable on 2312-2732
65 * on 5 MHz steps, we support the channels which we know
66 * we have calibration data for all cards though to make
67 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020068static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053069 CHAN2G(2412, 0), /* Channel 1 */
70 CHAN2G(2417, 1), /* Channel 2 */
71 CHAN2G(2422, 2), /* Channel 3 */
72 CHAN2G(2427, 3), /* Channel 4 */
73 CHAN2G(2432, 4), /* Channel 5 */
74 CHAN2G(2437, 5), /* Channel 6 */
75 CHAN2G(2442, 6), /* Channel 7 */
76 CHAN2G(2447, 7), /* Channel 8 */
77 CHAN2G(2452, 8), /* Channel 9 */
78 CHAN2G(2457, 9), /* Channel 10 */
79 CHAN2G(2462, 10), /* Channel 11 */
80 CHAN2G(2467, 11), /* Channel 12 */
81 CHAN2G(2472, 12), /* Channel 13 */
82 CHAN2G(2484, 13), /* Channel 14 */
83};
84
85/* Some 5 GHz radios are actually tunable on XXXX-YYYY
86 * on 5 MHz steps, we support the channels which we know
87 * we have calibration data for all cards though to make
88 * this static */
Felix Fietkauf209f522010-10-01 01:06:53 +020089static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
Sujith55624202010-01-08 10:36:02 +053090 /* _We_ call this UNII 1 */
91 CHAN5G(5180, 14), /* Channel 36 */
92 CHAN5G(5200, 15), /* Channel 40 */
93 CHAN5G(5220, 16), /* Channel 44 */
94 CHAN5G(5240, 17), /* Channel 48 */
95 /* _We_ call this UNII 2 */
96 CHAN5G(5260, 18), /* Channel 52 */
97 CHAN5G(5280, 19), /* Channel 56 */
98 CHAN5G(5300, 20), /* Channel 60 */
99 CHAN5G(5320, 21), /* Channel 64 */
100 /* _We_ call this "Middle band" */
101 CHAN5G(5500, 22), /* Channel 100 */
102 CHAN5G(5520, 23), /* Channel 104 */
103 CHAN5G(5540, 24), /* Channel 108 */
104 CHAN5G(5560, 25), /* Channel 112 */
105 CHAN5G(5580, 26), /* Channel 116 */
106 CHAN5G(5600, 27), /* Channel 120 */
107 CHAN5G(5620, 28), /* Channel 124 */
108 CHAN5G(5640, 29), /* Channel 128 */
109 CHAN5G(5660, 30), /* Channel 132 */
110 CHAN5G(5680, 31), /* Channel 136 */
111 CHAN5G(5700, 32), /* Channel 140 */
112 /* _We_ call this UNII 3 */
113 CHAN5G(5745, 33), /* Channel 149 */
114 CHAN5G(5765, 34), /* Channel 153 */
115 CHAN5G(5785, 35), /* Channel 157 */
116 CHAN5G(5805, 36), /* Channel 161 */
117 CHAN5G(5825, 37), /* Channel 165 */
118};
119
120/* Atheros hardware rate code addition for short premble */
121#define SHPCHECK(__hw_rate, __flags) \
122 ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
123
124#define RATE(_bitrate, _hw_rate, _flags) { \
125 .bitrate = (_bitrate), \
126 .flags = (_flags), \
127 .hw_value = (_hw_rate), \
128 .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
129}
130
131static struct ieee80211_rate ath9k_legacy_rates[] = {
132 RATE(10, 0x1b, 0),
133 RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
134 RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
135 RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
136 RATE(60, 0x0b, 0),
137 RATE(90, 0x0f, 0),
138 RATE(120, 0x0a, 0),
139 RATE(180, 0x0e, 0),
140 RATE(240, 0x09, 0),
141 RATE(360, 0x0d, 0),
142 RATE(480, 0x08, 0),
143 RATE(540, 0x0c, 0),
144};
145
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100146#ifdef CONFIG_MAC80211_LEDS
147static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
148 { .throughput = 0 * 1024, .blink_time = 334 },
149 { .throughput = 1 * 1024, .blink_time = 260 },
150 { .throughput = 5 * 1024, .blink_time = 220 },
151 { .throughput = 10 * 1024, .blink_time = 190 },
152 { .throughput = 20 * 1024, .blink_time = 170 },
153 { .throughput = 50 * 1024, .blink_time = 150 },
154 { .throughput = 70 * 1024, .blink_time = 130 },
155 { .throughput = 100 * 1024, .blink_time = 110 },
156 { .throughput = 200 * 1024, .blink_time = 80 },
157 { .throughput = 300 * 1024, .blink_time = 50 },
158};
159#endif
160
Sujith285f2dd2010-01-08 10:36:07 +0530161static void ath9k_deinit_softc(struct ath_softc *sc);
Sujith55624202010-01-08 10:36:02 +0530162
163/*
164 * Read and write, they both share the same lock. We do this to serialize
165 * reads and writes on Atheros 802.11n PCI devices only. This is required
166 * as the FIFO on these devices can only accept sanely 2 requests.
167 */
168
169static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
170{
171 struct ath_hw *ah = (struct ath_hw *) hw_priv;
172 struct ath_common *common = ath9k_hw_common(ah);
173 struct ath_softc *sc = (struct ath_softc *) common->priv;
174
175 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
176 unsigned long flags;
177 spin_lock_irqsave(&sc->sc_serial_rw, flags);
178 iowrite32(val, sc->mem + reg_offset);
179 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
180 } else
181 iowrite32(val, sc->mem + reg_offset);
182}
183
184static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
185{
186 struct ath_hw *ah = (struct ath_hw *) hw_priv;
187 struct ath_common *common = ath9k_hw_common(ah);
188 struct ath_softc *sc = (struct ath_softc *) common->priv;
189 u32 val;
190
191 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
192 unsigned long flags;
193 spin_lock_irqsave(&sc->sc_serial_rw, flags);
194 val = ioread32(sc->mem + reg_offset);
195 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
196 } else
197 val = ioread32(sc->mem + reg_offset);
198 return val;
199}
200
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530201static unsigned int __ath9k_reg_rmw(struct ath_softc *sc, u32 reg_offset,
202 u32 set, u32 clr)
203{
204 u32 val;
205
206 val = ioread32(sc->mem + reg_offset);
207 val &= ~clr;
208 val |= set;
209 iowrite32(val, sc->mem + reg_offset);
210
211 return val;
212}
213
Felix Fietkau845e03c2011-03-23 20:57:25 +0100214static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
215{
216 struct ath_hw *ah = (struct ath_hw *) hw_priv;
217 struct ath_common *common = ath9k_hw_common(ah);
218 struct ath_softc *sc = (struct ath_softc *) common->priv;
219 unsigned long uninitialized_var(flags);
220 u32 val;
221
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530222 if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
Felix Fietkau845e03c2011-03-23 20:57:25 +0100223 spin_lock_irqsave(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530224 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100225 spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
Rajkumar Manoharan5479de62011-07-17 11:43:02 +0530226 } else
227 val = __ath9k_reg_rmw(sc, reg_offset, set, clr);
Felix Fietkau845e03c2011-03-23 20:57:25 +0100228
229 return val;
230}
231
Sujith55624202010-01-08 10:36:02 +0530232/**************************/
233/* Initialization */
234/**************************/
235
236static void setup_ht_cap(struct ath_softc *sc,
237 struct ieee80211_sta_ht_cap *ht_info)
238{
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200239 struct ath_hw *ah = sc->sc_ah;
240 struct ath_common *common = ath9k_hw_common(ah);
Sujith55624202010-01-08 10:36:02 +0530241 u8 tx_streams, rx_streams;
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200242 int i, max_streams;
Sujith55624202010-01-08 10:36:02 +0530243
244 ht_info->ht_supported = true;
245 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
246 IEEE80211_HT_CAP_SM_PS |
247 IEEE80211_HT_CAP_SGI_40 |
248 IEEE80211_HT_CAP_DSSSCCK40;
249
Luis R. Rodriguezb0a33442010-04-15 17:39:39 -0400250 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
251 ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
252
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -0700253 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
254 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
255
Sujith55624202010-01-08 10:36:02 +0530256 ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
257 ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
258
Gabor Juhos72161982011-06-21 11:23:42 +0200259 if (AR_SREV_9330(ah) || AR_SREV_9485(ah))
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800260 max_streams = 1;
Mohammed Shafi Shajakhane7104192011-12-01 18:14:01 +0530261 else if (AR_SREV_9462(ah))
262 max_streams = 2;
Vasanthakumar Thiagarajan7f1c7a62010-12-06 04:27:41 -0800263 else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200264 max_streams = 3;
265 else
266 max_streams = 2;
267
Felix Fietkau7a370812010-09-22 12:34:52 +0200268 if (AR_SREV_9280_20_OR_LATER(ah)) {
Felix Fietkau074a8c02010-04-19 19:57:36 +0200269 if (max_streams >= 2)
270 ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
271 ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
272 }
273
Sujith55624202010-01-08 10:36:02 +0530274 /* set up supported mcs set */
275 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Felix Fietkau82b2d332011-09-03 01:40:23 +0200276 tx_streams = ath9k_cmn_count_streams(ah->txchainmask, max_streams);
277 rx_streams = ath9k_cmn_count_streams(ah->rxchainmask, max_streams);
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200278
Joe Perchesd2182b62011-12-15 14:55:53 -0800279 ath_dbg(common, CONFIG, "TX streams %d, RX streams: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800280 tx_streams, rx_streams);
Sujith55624202010-01-08 10:36:02 +0530281
282 if (tx_streams != rx_streams) {
Sujith55624202010-01-08 10:36:02 +0530283 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
284 ht_info->mcs.tx_params |= ((tx_streams - 1) <<
285 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
286 }
287
Felix Fietkau3bb065a2010-04-19 19:57:34 +0200288 for (i = 0; i < rx_streams; i++)
289 ht_info->mcs.rx_mask[i] = 0xff;
Sujith55624202010-01-08 10:36:02 +0530290
291 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
292}
293
294static int ath9k_reg_notifier(struct wiphy *wiphy,
295 struct regulatory_request *request)
296{
297 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
Felix Fietkau9ac586152011-01-24 19:23:18 +0100298 struct ath_softc *sc = hw->priv;
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530299 struct ath_hw *ah = sc->sc_ah;
300 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
301 int ret;
Sujith55624202010-01-08 10:36:02 +0530302
Rajkumar Manoharan687f5452011-12-08 23:59:25 +0530303 ret = ath_reg_notifier_apply(wiphy, request, reg);
304
305 /* Set tx power */
306 if (ah->curchan) {
307 sc->config.txpowlimit = 2 * ah->curchan->chan->max_power;
308 ath9k_ps_wakeup(sc);
309 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit, false);
310 sc->curtxpow = ath9k_hw_regulatory(ah)->power_limit;
311 ath9k_ps_restore(sc);
312 }
313
314 return ret;
Sujith55624202010-01-08 10:36:02 +0530315}
316
317/*
318 * This function will allocate both the DMA descriptor structure, and the
319 * buffers it contains. These are used to contain the descriptors used
320 * by the system.
321*/
322int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
323 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400324 int nbuf, int ndesc, bool is_tx)
Sujith55624202010-01-08 10:36:02 +0530325{
Sujith55624202010-01-08 10:36:02 +0530326 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400327 u8 *ds;
Sujith55624202010-01-08 10:36:02 +0530328 struct ath_buf *bf;
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400329 int i, bsize, error, desc_len;
Sujith55624202010-01-08 10:36:02 +0530330
Joe Perchesd2182b62011-12-15 14:55:53 -0800331 ath_dbg(common, CONFIG, "%s DMA: %u buffers %u desc/buf\n",
Joe Perches226afe62010-12-02 19:12:37 -0800332 name, nbuf, ndesc);
Sujith55624202010-01-08 10:36:02 +0530333
334 INIT_LIST_HEAD(head);
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400335
336 if (is_tx)
337 desc_len = sc->sc_ah->caps.tx_desc_len;
338 else
339 desc_len = sizeof(struct ath_desc);
340
Sujith55624202010-01-08 10:36:02 +0530341 /* ath_desc must be a multiple of DWORDs */
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400342 if ((desc_len % 4) != 0) {
Joe Perches38002762010-12-02 19:12:36 -0800343 ath_err(common, "ath_desc not DWORD aligned\n");
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400344 BUG_ON((desc_len % 4) != 0);
Sujith55624202010-01-08 10:36:02 +0530345 error = -ENOMEM;
346 goto fail;
347 }
348
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400349 dd->dd_desc_len = desc_len * nbuf * ndesc;
Sujith55624202010-01-08 10:36:02 +0530350
351 /*
352 * Need additional DMA memory because we can't use
353 * descriptors that cross the 4K page boundary. Assume
354 * one skipped descriptor per 4K page.
355 */
356 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
357 u32 ndesc_skipped =
358 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
359 u32 dma_len;
360
361 while (ndesc_skipped) {
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400362 dma_len = ndesc_skipped * desc_len;
Sujith55624202010-01-08 10:36:02 +0530363 dd->dd_desc_len += dma_len;
364
365 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
Joe Perchesee289b62010-05-17 22:47:34 -0700366 }
Sujith55624202010-01-08 10:36:02 +0530367 }
368
369 /* allocate descriptors */
370 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
371 &dd->dd_desc_paddr, GFP_KERNEL);
372 if (dd->dd_desc == NULL) {
373 error = -ENOMEM;
374 goto fail;
375 }
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400376 ds = (u8 *) dd->dd_desc;
Joe Perchesd2182b62011-12-15 14:55:53 -0800377 ath_dbg(common, CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
Joe Perches226afe62010-12-02 19:12:37 -0800378 name, ds, (u32) dd->dd_desc_len,
379 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
Sujith55624202010-01-08 10:36:02 +0530380
381 /* allocate buffers */
382 bsize = sizeof(struct ath_buf) * nbuf;
383 bf = kzalloc(bsize, GFP_KERNEL);
384 if (bf == NULL) {
385 error = -ENOMEM;
386 goto fail2;
387 }
388 dd->dd_bufptr = bf;
389
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400390 for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
Sujith55624202010-01-08 10:36:02 +0530391 bf->bf_desc = ds;
392 bf->bf_daddr = DS2PHYS(dd, ds);
393
394 if (!(sc->sc_ah->caps.hw_caps &
395 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
396 /*
397 * Skip descriptor addresses which can cause 4KB
398 * boundary crossing (addr + length) with a 32 dword
399 * descriptor fetch.
400 */
401 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
402 BUG_ON((caddr_t) bf->bf_desc >=
403 ((caddr_t) dd->dd_desc +
404 dd->dd_desc_len));
405
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400406 ds += (desc_len * ndesc);
Sujith55624202010-01-08 10:36:02 +0530407 bf->bf_desc = ds;
408 bf->bf_daddr = DS2PHYS(dd, ds);
409 }
410 }
411 list_add_tail(&bf->list, head);
412 }
413 return 0;
414fail2:
415 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
416 dd->dd_desc_paddr);
417fail:
418 memset(dd, 0, sizeof(*dd));
419 return error;
Sujith55624202010-01-08 10:36:02 +0530420}
421
Sujith285f2dd2010-01-08 10:36:07 +0530422static int ath9k_init_btcoex(struct ath_softc *sc)
423{
Felix Fietkau066dae92010-11-07 14:59:39 +0100424 struct ath_txq *txq;
Mohammed Shafi Shajakhan16659f62011-11-30 10:41:16 +0530425 struct ath_hw *ah = sc->sc_ah;
Felix Fietkau066dae92010-11-07 14:59:39 +0100426 int r;
Sujith285f2dd2010-01-08 10:36:07 +0530427
Felix Fietkau8a309302011-12-17 16:47:56 +0100428 switch (ath9k_hw_get_btcoex_scheme(sc->sc_ah)) {
Sujith285f2dd2010-01-08 10:36:07 +0530429 case ATH_BTCOEX_CFG_NONE:
430 break;
431 case ATH_BTCOEX_CFG_2WIRE:
432 ath9k_hw_btcoex_init_2wire(sc->sc_ah);
433 break;
434 case ATH_BTCOEX_CFG_3WIRE:
435 ath9k_hw_btcoex_init_3wire(sc->sc_ah);
436 r = ath_init_btcoex_timer(sc);
437 if (r)
438 return -1;
Felix Fietkau066dae92010-11-07 14:59:39 +0100439 txq = sc->tx.txq_map[WME_AC_BE];
440 ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
Sujith285f2dd2010-01-08 10:36:07 +0530441 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530442 break;
443 case ATH_BTCOEX_CFG_MCI:
444 sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530445 sc->btcoex.duty_cycle = ATH_BTCOEX_DEF_DUTY_CYCLE;
446 INIT_LIST_HEAD(&sc->btcoex.mci.info);
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530447
448 r = ath_mci_setup(sc);
449 if (r)
450 return r;
451
Sujith Manoharand3c83ac2012-02-22 12:40:15 +0530452 ath9k_hw_btcoex_init_mci(ah);
453
Sujith285f2dd2010-01-08 10:36:07 +0530454 break;
455 default:
456 WARN_ON(1);
457 break;
Sujith55624202010-01-08 10:36:02 +0530458 }
459
Sujith285f2dd2010-01-08 10:36:07 +0530460 return 0;
461}
Sujith55624202010-01-08 10:36:02 +0530462
Sujith285f2dd2010-01-08 10:36:07 +0530463static int ath9k_init_queues(struct ath_softc *sc)
464{
Sujith285f2dd2010-01-08 10:36:07 +0530465 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530466
Sujith285f2dd2010-01-08 10:36:07 +0530467 sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530468 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
Sujith55624202010-01-08 10:36:02 +0530469
Sujith285f2dd2010-01-08 10:36:07 +0530470 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
471 ath_cabq_update(sc);
472
Ben Greear60f2d1d2011-01-09 23:11:52 -0800473 for (i = 0; i < WME_NUM_AC; i++) {
Felix Fietkau066dae92010-11-07 14:59:39 +0100474 sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
Ben Greear60f2d1d2011-01-09 23:11:52 -0800475 sc->tx.txq_map[i]->mac80211_qnum = i;
476 }
Sujith285f2dd2010-01-08 10:36:07 +0530477 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530478}
479
Felix Fietkauf209f522010-10-01 01:06:53 +0200480static int ath9k_init_channels_rates(struct ath_softc *sc)
Sujith285f2dd2010-01-08 10:36:07 +0530481{
Felix Fietkauf209f522010-10-01 01:06:53 +0200482 void *channels;
483
Felix Fietkaucac42202010-10-09 02:39:30 +0200484 BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
485 ARRAY_SIZE(ath9k_5ghz_chantable) !=
486 ATH9K_NUM_CHANNELS);
487
Felix Fietkaud4659912010-10-14 16:02:39 +0200488 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200489 channels = kmemdup(ath9k_2ghz_chantable,
490 sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
491 if (!channels)
492 return -ENOMEM;
493
494 sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530495 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
496 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
497 ARRAY_SIZE(ath9k_2ghz_chantable);
498 sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
499 sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
500 ARRAY_SIZE(ath9k_legacy_rates);
501 }
502
Felix Fietkaud4659912010-10-14 16:02:39 +0200503 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
Felix Fietkauf209f522010-10-01 01:06:53 +0200504 channels = kmemdup(ath9k_5ghz_chantable,
505 sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
506 if (!channels) {
507 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
508 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
509 return -ENOMEM;
510 }
511
512 sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
Sujith55624202010-01-08 10:36:02 +0530513 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
514 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
515 ARRAY_SIZE(ath9k_5ghz_chantable);
516 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
517 ath9k_legacy_rates + 4;
518 sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
519 ARRAY_SIZE(ath9k_legacy_rates) - 4;
520 }
Felix Fietkauf209f522010-10-01 01:06:53 +0200521 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530522}
Sujith55624202010-01-08 10:36:02 +0530523
Sujith285f2dd2010-01-08 10:36:07 +0530524static void ath9k_init_misc(struct ath_softc *sc)
525{
526 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
527 int i = 0;
Sujith285f2dd2010-01-08 10:36:07 +0530528 setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
529
530 sc->config.txpowlimit = ATH_TXPOWER_MAX;
531
532 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
533 sc->sc_flags |= SC_OP_TXAGGR;
534 sc->sc_flags |= SC_OP_RXAGGR;
Sujith55624202010-01-08 10:36:02 +0530535 }
536
Sujith285f2dd2010-01-08 10:36:07 +0530537 sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
538
Felix Fietkau364734f2010-09-14 20:22:44 +0200539 memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith285f2dd2010-01-08 10:36:07 +0530540
541 sc->beacon.slottime = ATH9K_SLOT_TIME_9;
542
Felix Fietkau7545daf2011-01-24 19:23:16 +0100543 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
Sujith285f2dd2010-01-08 10:36:07 +0530544 sc->beacon.bslot[i] = NULL;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700545
546 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
547 sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
Sujith285f2dd2010-01-08 10:36:07 +0530548}
549
Pavel Roskineb93e892011-07-23 03:55:39 -0400550static int ath9k_init_softc(u16 devid, struct ath_softc *sc,
Sujith285f2dd2010-01-08 10:36:07 +0530551 const struct ath_bus_ops *bus_ops)
552{
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100553 struct ath9k_platform_data *pdata = sc->dev->platform_data;
Sujith285f2dd2010-01-08 10:36:07 +0530554 struct ath_hw *ah = NULL;
555 struct ath_common *common;
556 int ret = 0, i;
557 int csz = 0;
558
Sujith285f2dd2010-01-08 10:36:07 +0530559 ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
560 if (!ah)
561 return -ENOMEM;
562
Ben Greear233536e2011-01-09 23:11:44 -0800563 ah->hw = sc->hw;
Sujith285f2dd2010-01-08 10:36:07 +0530564 ah->hw_version.devid = devid;
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100565 ah->reg_ops.read = ath9k_ioread32;
566 ah->reg_ops.write = ath9k_iowrite32;
Felix Fietkau845e03c2011-03-23 20:57:25 +0100567 ah->reg_ops.rmw = ath9k_reg_rmw;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530568 atomic_set(&ah->intr_ref_cnt, -1);
Sujith285f2dd2010-01-08 10:36:07 +0530569 sc->sc_ah = ah;
570
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100571 if (!pdata) {
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100572 ah->ah_flags |= AH_USE_EEPROM;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100573 sc->sc_ah->led_pin = -1;
574 } else {
575 sc->sc_ah->gpio_mask = pdata->gpio_mask;
576 sc->sc_ah->gpio_val = pdata->gpio_val;
577 sc->sc_ah->led_pin = pdata->led_pin;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530578 ah->is_clk_25mhz = pdata->is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200579 ah->get_mac_revision = pdata->get_mac_revision;
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200580 ah->external_reset = pdata->external_reset;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100581 }
Felix Fietkaua05b5d452010-11-17 04:25:33 +0100582
Sujith285f2dd2010-01-08 10:36:07 +0530583 common = ath9k_hw_common(ah);
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100584 common->ops = &ah->reg_ops;
Sujith285f2dd2010-01-08 10:36:07 +0530585 common->bus_ops = bus_ops;
586 common->ah = ah;
587 common->hw = sc->hw;
588 common->priv = sc;
589 common->debug_mask = ath9k_debug;
Vasanthakumar Thiagarajan8f5dcb12010-11-26 06:10:06 -0800590 common->btcoex_enabled = ath9k_btcoex_enable == 1;
Mohammed Shafi Shajakhan05c0be22011-05-26 10:56:15 +0530591 common->disable_ani = false;
Ben Greear20b257442010-10-15 15:04:09 -0700592 spin_lock_init(&common->cc_lock);
Sujith285f2dd2010-01-08 10:36:07 +0530593
Sujith285f2dd2010-01-08 10:36:07 +0530594 spin_lock_init(&sc->sc_serial_rw);
595 spin_lock_init(&sc->sc_pm_lock);
596 mutex_init(&sc->mutex);
Ben Greear7f010c92011-01-09 23:11:49 -0800597#ifdef CONFIG_ATH9K_DEBUGFS
598 spin_lock_init(&sc->nodes_lock);
Rajkumar Manoharancf3af742011-08-27 16:17:47 +0530599 spin_lock_init(&sc->debug.samp_lock);
Ben Greear7f010c92011-01-09 23:11:49 -0800600 INIT_LIST_HEAD(&sc->nodes);
601#endif
Sujith285f2dd2010-01-08 10:36:07 +0530602 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
603 tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
604 (unsigned long)sc);
605
606 /*
607 * Cache line size is used to size and align various
608 * structures used to communicate with the hardware.
609 */
610 ath_read_cachesize(common, &csz);
611 common->cachelsz = csz << 2; /* convert to bytes */
612
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400613 /* Initializes the hardware for all supported chipsets */
Sujith285f2dd2010-01-08 10:36:07 +0530614 ret = ath9k_hw_init(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400615 if (ret)
Sujith285f2dd2010-01-08 10:36:07 +0530616 goto err_hw;
Sujith285f2dd2010-01-08 10:36:07 +0530617
Felix Fietkau6fb1b1e2011-03-19 13:55:39 +0100618 if (pdata && pdata->macaddr)
619 memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
620
Sujith285f2dd2010-01-08 10:36:07 +0530621 ret = ath9k_init_queues(sc);
622 if (ret)
623 goto err_queues;
624
625 ret = ath9k_init_btcoex(sc);
626 if (ret)
627 goto err_btcoex;
628
Felix Fietkauf209f522010-10-01 01:06:53 +0200629 ret = ath9k_init_channels_rates(sc);
630 if (ret)
631 goto err_btcoex;
632
Rajkumar Manoharanf82b4bd2011-08-13 10:28:15 +0530633 ath9k_cmn_init_crypto(sc->sc_ah);
Sujith285f2dd2010-01-08 10:36:07 +0530634 ath9k_init_misc(sc);
635
Sujith55624202010-01-08 10:36:02 +0530636 return 0;
Sujith285f2dd2010-01-08 10:36:07 +0530637
638err_btcoex:
Sujith55624202010-01-08 10:36:02 +0530639 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
640 if (ATH_TXQ_SETUP(sc, i))
641 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith285f2dd2010-01-08 10:36:07 +0530642err_queues:
Sujith285f2dd2010-01-08 10:36:07 +0530643 ath9k_hw_deinit(ah);
644err_hw:
Sujith55624202010-01-08 10:36:02 +0530645
Sujith285f2dd2010-01-08 10:36:07 +0530646 kfree(ah);
647 sc->sc_ah = NULL;
648
649 return ret;
Sujith55624202010-01-08 10:36:02 +0530650}
651
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200652static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
653{
654 struct ieee80211_supported_band *sband;
655 struct ieee80211_channel *chan;
656 struct ath_hw *ah = sc->sc_ah;
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200657 int i;
658
659 sband = &sc->sbands[band];
660 for (i = 0; i < sband->n_channels; i++) {
661 chan = &sband->channels[i];
662 ah->curchan = &ah->channels[chan->hw_value];
663 ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
664 ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200665 }
666}
667
668static void ath9k_init_txpower_limits(struct ath_softc *sc)
669{
670 struct ath_hw *ah = sc->sc_ah;
671 struct ath9k_channel *curchan = ah->curchan;
672
673 if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
674 ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
675 if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
676 ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
677
678 ah->curchan = curchan;
679}
680
Felix Fietkau43c35282011-09-03 01:40:27 +0200681void ath9k_reload_chainmask_settings(struct ath_softc *sc)
682{
683 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT))
684 return;
685
686 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
687 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
688 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
689 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
690}
691
692
Sujith285f2dd2010-01-08 10:36:07 +0530693void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
Sujith55624202010-01-08 10:36:02 +0530694{
Felix Fietkau43c35282011-09-03 01:40:27 +0200695 struct ath_hw *ah = sc->sc_ah;
696 struct ath_common *common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530697
Sujith55624202010-01-08 10:36:02 +0530698 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
699 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
700 IEEE80211_HW_SIGNAL_DBM |
Sujith55624202010-01-08 10:36:02 +0530701 IEEE80211_HW_SUPPORTS_PS |
702 IEEE80211_HW_PS_NULLFUNC_STACK |
Vivek Natarajan05df4982010-02-09 11:34:50 +0530703 IEEE80211_HW_SPECTRUM_MGMT |
Mohammed Shafi Shajakhanbd8027a2010-12-30 12:18:01 +0530704 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Sujith55624202010-01-08 10:36:02 +0530705
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500706 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
707 hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
708
John W. Linville3e6109c2011-01-05 09:39:17 -0500709 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
Sujith55624202010-01-08 10:36:02 +0530710 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
711
712 hw->wiphy->interface_modes =
Johannes Bergc426ee22010-11-26 11:38:04 +0100713 BIT(NL80211_IFTYPE_P2P_GO) |
714 BIT(NL80211_IFTYPE_P2P_CLIENT) |
Sujith55624202010-01-08 10:36:02 +0530715 BIT(NL80211_IFTYPE_AP) |
Bill Jordane51f3ef2010-10-01 11:20:39 -0400716 BIT(NL80211_IFTYPE_WDS) |
Sujith55624202010-01-08 10:36:02 +0530717 BIT(NL80211_IFTYPE_STATION) |
718 BIT(NL80211_IFTYPE_ADHOC) |
719 BIT(NL80211_IFTYPE_MESH_POINT);
720
Luis R. Rodriguez008443d2010-09-16 15:12:36 -0400721 if (AR_SREV_5416(sc->sc_ah))
722 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
Sujith55624202010-01-08 10:36:02 +0530723
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200724 hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
Jouni Malinenfd656232011-10-27 17:31:50 +0300725 hw->wiphy->flags |= WIPHY_FLAG_SUPPORTS_TDLS;
Jouni Malinencfdc9a82011-03-23 14:52:19 +0200726
Sujith55624202010-01-08 10:36:02 +0530727 hw->queues = 4;
728 hw->max_rates = 4;
729 hw->channel_change_time = 5000;
730 hw->max_listen_interval = 10;
Felix Fietkau65896512010-01-24 03:26:11 +0100731 hw->max_rate_tries = 10;
Sujith55624202010-01-08 10:36:02 +0530732 hw->sta_data_size = sizeof(struct ath_node);
733 hw->vif_data_size = sizeof(struct ath_vif);
734
Felix Fietkau43c35282011-09-03 01:40:27 +0200735 hw->wiphy->available_antennas_rx = BIT(ah->caps.max_rxchains) - 1;
736 hw->wiphy->available_antennas_tx = BIT(ah->caps.max_txchains) - 1;
737
738 /* single chain devices with rx diversity */
739 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
740 hw->wiphy->available_antennas_rx = BIT(0) | BIT(1);
741
742 sc->ant_rx = hw->wiphy->available_antennas_rx;
743 sc->ant_tx = hw->wiphy->available_antennas_tx;
744
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200745#ifdef CONFIG_ATH9K_RATE_CONTROL
Sujith55624202010-01-08 10:36:02 +0530746 hw->rate_control_algorithm = "ath9k_rate_control";
Felix Fietkau6e5c2b42010-09-20 13:45:40 +0200747#endif
Sujith55624202010-01-08 10:36:02 +0530748
Felix Fietkaud4659912010-10-14 16:02:39 +0200749 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
Sujith55624202010-01-08 10:36:02 +0530750 hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
751 &sc->sbands[IEEE80211_BAND_2GHZ];
Felix Fietkaud4659912010-10-14 16:02:39 +0200752 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
Sujith55624202010-01-08 10:36:02 +0530753 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
754 &sc->sbands[IEEE80211_BAND_5GHZ];
Sujith285f2dd2010-01-08 10:36:07 +0530755
Felix Fietkau43c35282011-09-03 01:40:27 +0200756 ath9k_reload_chainmask_settings(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530757
758 SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
Sujith55624202010-01-08 10:36:02 +0530759}
760
Pavel Roskineb93e892011-07-23 03:55:39 -0400761int ath9k_init_device(u16 devid, struct ath_softc *sc,
Sujith55624202010-01-08 10:36:02 +0530762 const struct ath_bus_ops *bus_ops)
763{
764 struct ieee80211_hw *hw = sc->hw;
765 struct ath_common *common;
766 struct ath_hw *ah;
Sujith285f2dd2010-01-08 10:36:07 +0530767 int error = 0;
Sujith55624202010-01-08 10:36:02 +0530768 struct ath_regulatory *reg;
769
Sujith285f2dd2010-01-08 10:36:07 +0530770 /* Bring up device */
Pavel Roskineb93e892011-07-23 03:55:39 -0400771 error = ath9k_init_softc(devid, sc, bus_ops);
Sujith55624202010-01-08 10:36:02 +0530772 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530773 goto error_init;
Sujith55624202010-01-08 10:36:02 +0530774
775 ah = sc->sc_ah;
776 common = ath9k_hw_common(ah);
Sujith285f2dd2010-01-08 10:36:07 +0530777 ath9k_set_hw_capab(sc, hw);
Sujith55624202010-01-08 10:36:02 +0530778
Sujith285f2dd2010-01-08 10:36:07 +0530779 /* Initialize regulatory */
Sujith55624202010-01-08 10:36:02 +0530780 error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
781 ath9k_reg_notifier);
782 if (error)
Sujith285f2dd2010-01-08 10:36:07 +0530783 goto error_regd;
Sujith55624202010-01-08 10:36:02 +0530784
785 reg = &common->regulatory;
786
Sujith285f2dd2010-01-08 10:36:07 +0530787 /* Setup TX DMA */
Sujith55624202010-01-08 10:36:02 +0530788 error = ath_tx_init(sc, ATH_TXBUF);
789 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530790 goto error_tx;
Sujith55624202010-01-08 10:36:02 +0530791
Sujith285f2dd2010-01-08 10:36:07 +0530792 /* Setup RX DMA */
Sujith55624202010-01-08 10:36:02 +0530793 error = ath_rx_init(sc, ATH_RXBUF);
794 if (error != 0)
Sujith285f2dd2010-01-08 10:36:07 +0530795 goto error_rx;
796
Felix Fietkaubabcbc22010-10-20 02:09:46 +0200797 ath9k_init_txpower_limits(sc);
798
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100799#ifdef CONFIG_MAC80211_LEDS
800 /* must be initialized before ieee80211_register_hw */
801 sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
802 IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
803 ARRAY_SIZE(ath9k_tpt_blink));
804#endif
805
Mohammed Shafi Shajakhan07445f62012-02-02 16:29:05 +0530806 INIT_WORK(&sc->hw_reset_work, ath_reset_work);
807 INIT_WORK(&sc->hw_check_work, ath_hw_check);
808 INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
809 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
810
Sujith285f2dd2010-01-08 10:36:07 +0530811 /* Register with mac80211 */
812 error = ieee80211_register_hw(hw);
813 if (error)
814 goto error_register;
815
Ben Greeareb272442010-11-29 14:13:22 -0800816 error = ath9k_init_debug(ah);
817 if (error) {
Joe Perches38002762010-12-02 19:12:36 -0800818 ath_err(common, "Unable to create debugfs files\n");
Ben Greeareb272442010-11-29 14:13:22 -0800819 goto error_world;
820 }
821
Sujith285f2dd2010-01-08 10:36:07 +0530822 /* Handle world regulatory */
823 if (!ath_is_world_regd(reg)) {
824 error = regulatory_hint(hw->wiphy, reg->alpha2);
825 if (error)
826 goto error_world;
827 }
Sujith55624202010-01-08 10:36:02 +0530828
Felix Fietkau9ac586152011-01-24 19:23:18 +0100829 sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
Sujith55624202010-01-08 10:36:02 +0530830
Sujith55624202010-01-08 10:36:02 +0530831 ath_init_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530832 ath_start_rfkill_poll(sc);
833
834 return 0;
835
Sujith285f2dd2010-01-08 10:36:07 +0530836error_world:
837 ieee80211_unregister_hw(hw);
838error_register:
839 ath_rx_cleanup(sc);
840error_rx:
841 ath_tx_cleanup(sc);
842error_tx:
843 /* Nothing */
844error_regd:
845 ath9k_deinit_softc(sc);
846error_init:
Sujith55624202010-01-08 10:36:02 +0530847 return error;
848}
849
850/*****************************/
851/* De-Initialization */
852/*****************************/
853
Sujith285f2dd2010-01-08 10:36:07 +0530854static void ath9k_deinit_softc(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530855{
Sujith285f2dd2010-01-08 10:36:07 +0530856 int i = 0;
Sujith55624202010-01-08 10:36:02 +0530857
Felix Fietkauf209f522010-10-01 01:06:53 +0200858 if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
859 kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
860
861 if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
862 kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
863
Sujith285f2dd2010-01-08 10:36:07 +0530864 if ((sc->btcoex.no_stomp_timer) &&
Felix Fietkau8a309302011-12-17 16:47:56 +0100865 ath9k_hw_get_btcoex_scheme(sc->sc_ah) == ATH_BTCOEX_CFG_3WIRE)
Sujith285f2dd2010-01-08 10:36:07 +0530866 ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
Sujith55624202010-01-08 10:36:02 +0530867
Felix Fietkau8a309302011-12-17 16:47:56 +0100868 if (ath9k_hw_get_btcoex_scheme(sc->sc_ah) == ATH_BTCOEX_CFG_MCI)
Mohammed Shafi Shajakhan19686dd2011-11-30 10:41:28 +0530869 ath_mci_cleanup(sc);
870
Sujith285f2dd2010-01-08 10:36:07 +0530871 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
872 if (ATH_TXQ_SETUP(sc, i))
873 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
874
Sujith285f2dd2010-01-08 10:36:07 +0530875 ath9k_hw_deinit(sc->sc_ah);
876
Sujith736b3a22010-03-17 14:25:24 +0530877 kfree(sc->sc_ah);
878 sc->sc_ah = NULL;
Sujith55624202010-01-08 10:36:02 +0530879}
880
Sujith285f2dd2010-01-08 10:36:07 +0530881void ath9k_deinit_device(struct ath_softc *sc)
Sujith55624202010-01-08 10:36:02 +0530882{
883 struct ieee80211_hw *hw = sc->hw;
Sujith55624202010-01-08 10:36:02 +0530884
885 ath9k_ps_wakeup(sc);
886
Sujith55624202010-01-08 10:36:02 +0530887 wiphy_rfkill_stop_polling(sc->hw->wiphy);
Sujith285f2dd2010-01-08 10:36:07 +0530888 ath_deinit_leds(sc);
Sujith55624202010-01-08 10:36:02 +0530889
Rajkumar Manoharanc7c18062011-01-27 18:39:38 +0530890 ath9k_ps_restore(sc);
891
Sujith55624202010-01-08 10:36:02 +0530892 ieee80211_unregister_hw(hw);
893 ath_rx_cleanup(sc);
894 ath_tx_cleanup(sc);
Sujith285f2dd2010-01-08 10:36:07 +0530895 ath9k_deinit_softc(sc);
Sujith55624202010-01-08 10:36:02 +0530896}
897
898void ath_descdma_cleanup(struct ath_softc *sc,
899 struct ath_descdma *dd,
900 struct list_head *head)
901{
902 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
903 dd->dd_desc_paddr);
904
905 INIT_LIST_HEAD(head);
906 kfree(dd->dd_bufptr);
907 memset(dd, 0, sizeof(*dd));
908}
909
Sujith55624202010-01-08 10:36:02 +0530910/************************/
911/* Module Hooks */
912/************************/
913
914static int __init ath9k_init(void)
915{
916 int error;
917
918 /* Register rate control algorithm */
919 error = ath_rate_control_register();
920 if (error != 0) {
921 printk(KERN_ERR
922 "ath9k: Unable to register rate control "
923 "algorithm: %d\n",
924 error);
925 goto err_out;
926 }
927
Sujith55624202010-01-08 10:36:02 +0530928 error = ath_pci_init();
929 if (error < 0) {
930 printk(KERN_ERR
931 "ath9k: No PCI devices found, driver not installed.\n");
932 error = -ENODEV;
Ben Greeareb272442010-11-29 14:13:22 -0800933 goto err_rate_unregister;
Sujith55624202010-01-08 10:36:02 +0530934 }
935
936 error = ath_ahb_init();
937 if (error < 0) {
938 error = -ENODEV;
939 goto err_pci_exit;
940 }
941
942 return 0;
943
944 err_pci_exit:
945 ath_pci_exit();
946
Sujith55624202010-01-08 10:36:02 +0530947 err_rate_unregister:
948 ath_rate_control_unregister();
949 err_out:
950 return error;
951}
952module_init(ath9k_init);
953
954static void __exit ath9k_exit(void)
955{
Rajkumar Manoharand5847472010-12-20 14:39:51 +0530956 is_ath9k_unloaded = true;
Sujith55624202010-01-08 10:36:02 +0530957 ath_ahb_exit();
958 ath_pci_exit();
Sujith55624202010-01-08 10:36:02 +0530959 ath_rate_control_unregister();
960 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
961}
962module_exit(ath9k_exit);