SlideShare a Scribd company logo
-
250 -
ESSCIRC'85
RTB: A Full-DuplexECL Transceiver For Wideband Digital
Systems.
Piero Belforte -
Vanni Poletto -
Mario Sartori
CSELT (Centro Studi e Laboratori Telecomunicazioni)
1014B Torino (Italy), via G. Reiss Romoli 274, Tel. 39-11-21691
Summary
This paper deals with the design of a low cost ECL bipolar compatible I.C
performing the function of four balanced full-duplex transceivers particularly
suitable for interconnections long up to several tens of meters in digital
systems.
One of the most interesting applications of this circuit is in the field of
wideband digital switching (up to 100 Mbit/sec) where the amount of two-way
internal connections can be very high, [l] More precisely when bidirectional
video communications are concerned (as in the case of the digital switching of
video telephony signals) the use of this component virtually halves the wiring
cost. Other applications include narrow band (up to 2 Mbit/sec) digital switching
systems where it is possible to achieve great saving in cabling cost or to allow
the designers to implement interesting diagnosis and signalling schemes inside
the exchange.[2] Obviously his application range is not bounded to these fields
but covers all the situations where two-way communication implying the use of
standard receiver/transmitter pairs is needed.
The functional behaviour of RTB is shown in fig.1:
Ct is an ECL driver with a low output inpedance, Ip is a common mode
current source, Ro is the line characteristic resistance, A1(A2) are linear
amplifiers, Cr is a differential to single ended ECL translator.
(.) Patents pending
-
251 -
When two transceivers are sending data through the same line, the signal at
both end of the line is a superposition of the one transmitted from the local
terminal and the one received from the remote terminal. The line signal swing is
a bit larger than the standard ECL but down-shifted about .8 V. The circuit
subtracts from the line signal the contribution due to trasmitter, taking into
account the 6 dB attenuation caused by the line impedance matching. In ideal
conditions (lossless cable and negligible output impedance of the driver), it is
easy to show that, if the gain of Al is a half of the gain of A2, a complete
cancellation of the transmitted signal occurs. In such a way the output
translator Cr has the function of restoring the ECL level compatibility.
As the circuit recovers the incoming signal wave, it is easy to gain
information about an abnormal state of the link (cut or shorted). This feature
also supplies a very simple method for testing the circuit; in fact, when the line
is open, the signal decoded at the receiving side of the tranceiver is equal to the
transmitted one, while when it is shorted the complement of the transmitted
signal can be found at the output. Therefore, connecting both open and shorted
the four tranceivers' line outputs, allows to check the correct behaviour of the
device.
In the chip four different functions are present, each one working in a fully
independent mode, so attention must be paid to avoid crosstalk among them.
For this reason a careful design was made of the common bias circuit to obtain
an efficient decoupling.
The main goal of the design was to achieve the best trade-off between speed
and power dissipation. For this reason a new low dissipation switched-load line
driver (*) suitable for ECL circuitry was developed, [fig. 2] The power
consumption of the drivers is externally programmable according to bit-rate
requirements and length of the cable interconnection; this is obtained through
an internally built voltage reference and an external programming resistor. In
the chip's architecture the bias circuit is shared by the four transceivers and a
-
252 -
power saving is gained in it owing to the availability of complementary current
mirrors and amplifiers. (*)
The I.C. was designed following both traditional and new methodological
approaches. In particular the optimization of the circuit from the point of view
of speed was carried out using advanced characterization and simulation
techniques. The choice of the sizes and geometries of transistors making up the
main circuit blocks (current switches, buffers, etc.) was the consequence of
their time-domain reflectometer (TDR) characterization. The TDR responses
have been obtained from a set of standard kit-parts available on SGS LLV
process. From these TDR responses very accurate macromodels of circuit blocks
are obtained using fitting programs. The very close integration between
computerized measurements and simulation tools allows the designer to obtain
very quickly and easily the optimized parameters of macromodels. [fig. 3] These
macromodels and their related parameters are then used to simulate the
internal behaviour, mainly concerning critical paths, in the integrated circuit. A
similar technique was also utilized for pin level electrical characterization of
the whole circuit.
The real world operation where two similar tranceivers are interconnected
through an external lossy cable was then analyzed. In this case the actual cable
is directly modeled by its time-domain scattering parameters. Suitable
simulation programs [3] utilize both I.C. and cable models for the analysis of
situations which are not covered by standard simulation aids. The results of
these evaluations for various bit-rates and cable lengths are shown in the paper
[fig. 4]. Chip's photograph and sizes are shown in Fig. 5.
Finally the main features of the implemented chip are given including
electrical performances [fig. 6] and actual measurements in real operating
conditions, [fig. 7]
The RTB is now inserted as standard component among telecom I.Cs by
S.G.S ATES.
-
253 -
Acknowledgments
The authors wish to thank particularly Dr. Siligoni and Dr. Garue of S.G.S
ATES for their useful advices during the developement of the circuit.
Bibliography
[l] Enzo Garetti Piero Belforte Luciano Gabrieili
"New switching techniques for wideband and ISDN environments"
International Switching Symposium'84 (ISS '84) Florence
[2] Piero Belforte Enzo Garetti
"A new generation of LSI switching networks"
FORUM 'B3 -
Geneva.
[3] Piero Belforte Bruno Bostica Giancarlo Guaschino
'Time domain simulation of lossy interconnections using
wave digital networks"
International Symposium on Circuits and Systems (ISCAS '82)
Roma, May 10-12, 1982
-
254 -
snfeUbb
'-|r.o)¿ -^O-i
Po
§1' et.i'a
fFig. 2 - Switched current load Line.driver.
í GAMMA (my) Mp«)
400pl
r(oo).r(R^).-7IOmS
I
fSrtflV
equivalentcircuit
response
T-2BB NO/VIV
-TWHE J/77Ef? (X) vs. DATA RATE (L=4m-24m FULL DUPLEX)
Fig.3 -
Fitting of the emitter follower T.D.R. response
using a macromodel.
p(Mbiu<.;
Fig. 4 -
Time jitter computer evaluation for different
interconnection lengths (100 balanced ribbon
cable).
-
255 -
-
Main electrical characteristics.
-
Voltage supply 5V +_ lou
-
Power consumption 660 mW
-
Input and output levels ECL 10K canpatibile
-
Typical Input-output delay
time (transmitter + receiver) 7 ns
IÎ&L _7 .
Receivers '
output Eye patterns in real operating ccnditlans.
(TVo functions connected through 8 meter ribbon cable)
Upper : 50 M bit/sec.
Lower : 100 Kbit/sec uncorrelated.
Fig. 5 -
Chip's photograph (device area 3.2 mm2 pad area = 25%)

More Related Content

PDF
Design & Simulation of Half Adder Circuit using AVL Technique Based on CMOS T...
IRJET Journal
 
PPTX
HIGH-SPEED LOW-POWER VITERBI DECODER DESIGN FOR TCM DECODERS
Lalitha Gosukonda
 
PDF
Building impedance matching network based on s parameter from manufacturer
Journal Papers
 
PDF
Fpga implementation of soft decision low power convolutional decoder using vi...
ecejntuk
 
PDF
Overview of signal integrity simulation for sfp+ interface serial links with ...
Conference Papers
 
PDF
Negative image amplifier technique for performance enhancement of ultra wideb...
IJECEIAES
 
PDF
Low Power-Area Design of Full Adder Using Self Resetting Logic with GDI Techn...
VLSICS Design
 
PDF
Performance Evaluation of two Port and four Port Measurement for Twisted Pair...
IJECEIAES
 
Design & Simulation of Half Adder Circuit using AVL Technique Based on CMOS T...
IRJET Journal
 
HIGH-SPEED LOW-POWER VITERBI DECODER DESIGN FOR TCM DECODERS
Lalitha Gosukonda
 
Building impedance matching network based on s parameter from manufacturer
Journal Papers
 
Fpga implementation of soft decision low power convolutional decoder using vi...
ecejntuk
 
Overview of signal integrity simulation for sfp+ interface serial links with ...
Conference Papers
 
Negative image amplifier technique for performance enhancement of ultra wideb...
IJECEIAES
 
Low Power-Area Design of Full Adder Using Self Resetting Logic with GDI Techn...
VLSICS Design
 
Performance Evaluation of two Port and four Port Measurement for Twisted Pair...
IJECEIAES
 

What's hot (20)

PDF
IRJET- Efficient Multiplier Design using Adaptive Hold Logic with Montgomery ...
IRJET Journal
 
PDF
Lect2 up130 (100325)
aicdesign
 
PDF
Ijciet 10 02_067
IAEME Publication
 
PPTX
Anu
Annu Pandey
 
PDF
Iaetsd design and simulation of high speed cmos full adder (2)
Iaetsd Iaetsd
 
PPT
All optical circuits and for digital logic
M. Faisal Halim
 
PDF
Digital Implementation of Costas Loop with Carrier Recovery
IJERD Editor
 
PDF
Digital Phase Locked Loop
Jun Steed Huang
 
PDF
Pc to pc optical fiber communication
Padmakar Mangrule
 
PDF
Performance evaluation of VLC system using new modulation approach
journalBEEI
 
PDF
Hybrid ldpc and stbc algorithms to improve ber reduction in ofdm
IAEME Publication
 
PDF
Power Optimized Transmitter for Future Switched Network
IRJET Journal
 
PDF
Optical Switching Comprehensive Article
MapYourTech
 
PDF
A power efficient delta-sigma ADC with series-bilinear switch capacitor volta...
TELKOMNIKA JOURNAL
 
PDF
M367578
IJERA Editor
 
PDF
Data transmission with gbits speed using cmos based integrated circu
IAEME Publication
 
PDF
A 10-BIT 25 MS/S PIPELINED ADC USING 1.5-BIT SWITCHED CAPACITANCE BASED MDAC ...
IAEME Publication
 
PPTX
Layout & Stick Diagram Design Rules
varun kumar
 
PDF
Gdi cell
shipra_mishra
 
IRJET- Efficient Multiplier Design using Adaptive Hold Logic with Montgomery ...
IRJET Journal
 
Lect2 up130 (100325)
aicdesign
 
Ijciet 10 02_067
IAEME Publication
 
Iaetsd design and simulation of high speed cmos full adder (2)
Iaetsd Iaetsd
 
All optical circuits and for digital logic
M. Faisal Halim
 
Digital Implementation of Costas Loop with Carrier Recovery
IJERD Editor
 
Digital Phase Locked Loop
Jun Steed Huang
 
Pc to pc optical fiber communication
Padmakar Mangrule
 
Performance evaluation of VLC system using new modulation approach
journalBEEI
 
Hybrid ldpc and stbc algorithms to improve ber reduction in ofdm
IAEME Publication
 
Power Optimized Transmitter for Future Switched Network
IRJET Journal
 
Optical Switching Comprehensive Article
MapYourTech
 
A power efficient delta-sigma ADC with series-bilinear switch capacitor volta...
TELKOMNIKA JOURNAL
 
M367578
IJERA Editor
 
Data transmission with gbits speed using cmos based integrated circu
IAEME Publication
 
A 10-BIT 25 MS/S PIPELINED ADC USING 1.5-BIT SWITCHED CAPACITANCE BASED MDAC ...
IAEME Publication
 
Layout & Stick Diagram Design Rules
varun kumar
 
Gdi cell
shipra_mishra
 
Ad

Viewers also liked (20)

PDF
2012 trasmission line approximation using lc cells pb_dws
Piero Belforte
 
PDF
1991 optical interconnects_piero_belforte
Piero Belforte
 
PDF
DWS vs CST CABLE STUDIO SIMULATION SPEEDUP
Piero Belforte
 
PDF
1974 pb cselt_gs_short_circuit_issues_on_pds_manuscripts (1) (1)
Piero Belforte
 
PDF
2000 fm pb_easyscan_emission_maps_sim_vs_measure (1)
Piero Belforte
 
PDF
DWS MODELING OF MULTICONDUCTOR TRANSMISSION LINES
Piero Belforte
 
PDF
Cseltmuseum expanded post records from june 9 2015 to june 19 2015
Piero Belforte
 
DOC
DVW (Digital Wave Viewer) user manual
Piero Belforte
 
PDF
1993 new modelling&simulation_environment_pb_gen_1993_full_slide_collection
Piero Belforte
 
PDF
1991 pb historical_an_microwave_mixers_dwn
Piero Belforte
 
PDF
1993 dwn simulations_of_a_digital_crossconnect
Piero Belforte
 
PDF
2012 pb vi trajectory plots for transmission line models evaluation
Piero Belforte
 
PDF
2013_pb_dws vs microcap 10 benchmark
Piero Belforte
 
PDF
2013 pb rg58 coax cable models and measurements
Piero Belforte
 
PDF
TDR-BASED DWS MODELING OF PASSIVE COMPONENTS
Piero Belforte
 
PDF
SWAN/DWS micro-behavioral power/gnd plane modelling.
Piero Belforte
 
PDF
Cseltmuseum post records_dec.2012-july2013
Piero Belforte
 
PDF
Spicy Schematics Facebook Post Collection_Nov. 2012- Feb. 2015
Piero Belforte
 
PDF
1990 pb historical_brochure_pcb_post_layout
Piero Belforte
 
PDF
1975 it new_method_for_electrical_simulation_using_digital_wave_filters(it)_a...
Piero Belforte
 
2012 trasmission line approximation using lc cells pb_dws
Piero Belforte
 
1991 optical interconnects_piero_belforte
Piero Belforte
 
DWS vs CST CABLE STUDIO SIMULATION SPEEDUP
Piero Belforte
 
1974 pb cselt_gs_short_circuit_issues_on_pds_manuscripts (1) (1)
Piero Belforte
 
2000 fm pb_easyscan_emission_maps_sim_vs_measure (1)
Piero Belforte
 
DWS MODELING OF MULTICONDUCTOR TRANSMISSION LINES
Piero Belforte
 
Cseltmuseum expanded post records from june 9 2015 to june 19 2015
Piero Belforte
 
DVW (Digital Wave Viewer) user manual
Piero Belforte
 
1993 new modelling&simulation_environment_pb_gen_1993_full_slide_collection
Piero Belforte
 
1991 pb historical_an_microwave_mixers_dwn
Piero Belforte
 
1993 dwn simulations_of_a_digital_crossconnect
Piero Belforte
 
2012 pb vi trajectory plots for transmission line models evaluation
Piero Belforte
 
2013_pb_dws vs microcap 10 benchmark
Piero Belforte
 
2013 pb rg58 coax cable models and measurements
Piero Belforte
 
TDR-BASED DWS MODELING OF PASSIVE COMPONENTS
Piero Belforte
 
SWAN/DWS micro-behavioral power/gnd plane modelling.
Piero Belforte
 
Cseltmuseum post records_dec.2012-july2013
Piero Belforte
 
Spicy Schematics Facebook Post Collection_Nov. 2012- Feb. 2015
Piero Belforte
 
1990 pb historical_brochure_pcb_post_layout
Piero Belforte
 
1975 it new_method_for_electrical_simulation_using_digital_wave_filters(it)_a...
Piero Belforte
 
Ad

Similar to RTB: BIDIRECTIONAL TRANSCEIVER (ESSCIRC85) (20)

PDF
55
srimoorthi
 
PDF
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
VLSICS Design
 
PDF
Novel Global Elmore Delay Optimized Model with Improved Elmore Delay Estimati...
IRJET Journal
 
PDF
Efficient FPGA implementation of high speed digital delay for wideband beamfor...
journalBEEI
 
PDF
Design of delta sigma modulators for integrated sensor applications
Alexander Decker
 
PDF
POWER LINE COMMUNICATION APPLICATIONS FOR SMART GRIDS
IRJET Journal
 
PDF
A new configuration of a printed diplexer designed for DCS and ISM bands
TELKOMNIKA JOURNAL
 
PDF
Underground Cable Fault Detection Using IOT
IRJET Journal
 
PDF
Influence of low power consumption on IEEE 802.15.4 in wireless networks perf...
journalBEEI
 
PDF
Wideband Branch Line Coupler with Open Circuit Coupled Lines
IJECEIAES
 
PDF
IRJET- Review on Performance of OTA Structure
IRJET Journal
 
PDF
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
IJERA Editor
 
PDF
Comparative Analysis of Different Types of Full Adder Circuits
IOSR Journals
 
PDF
Project_Kaveh & Mohammad
Kaveh Dehno
 
PDF
SGEM Results Seminar 20.11.2014 Posters
CLEEN_Ltd
 
PDF
On the Performance of Carrier Interferometry OFDM by Wavelet Transform
IRJET Journal
 
PDF
Design and optimization of a new compact 2.4 GHz-bandpass filter using DGS te...
TELKOMNIKA JOURNAL
 
PDF
72
srimoorthi
 
PDF
A new power line communication modem design with applications to vast solar f...
Alexander Decker
 
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
VLSICS Design
 
Novel Global Elmore Delay Optimized Model with Improved Elmore Delay Estimati...
IRJET Journal
 
Efficient FPGA implementation of high speed digital delay for wideband beamfor...
journalBEEI
 
Design of delta sigma modulators for integrated sensor applications
Alexander Decker
 
POWER LINE COMMUNICATION APPLICATIONS FOR SMART GRIDS
IRJET Journal
 
A new configuration of a printed diplexer designed for DCS and ISM bands
TELKOMNIKA JOURNAL
 
Underground Cable Fault Detection Using IOT
IRJET Journal
 
Influence of low power consumption on IEEE 802.15.4 in wireless networks perf...
journalBEEI
 
Wideband Branch Line Coupler with Open Circuit Coupled Lines
IJECEIAES
 
IRJET- Review on Performance of OTA Structure
IRJET Journal
 
Design of Continuous Time Multibit Sigma Delta ADC for Next Generation Wirele...
IJERA Editor
 
Comparative Analysis of Different Types of Full Adder Circuits
IOSR Journals
 
Project_Kaveh & Mohammad
Kaveh Dehno
 
SGEM Results Seminar 20.11.2014 Posters
CLEEN_Ltd
 
On the Performance of Carrier Interferometry OFDM by Wavelet Transform
IRJET Journal
 
Design and optimization of a new compact 2.4 GHz-bandpass filter using DGS te...
TELKOMNIKA JOURNAL
 
A new power line communication modem design with applications to vast solar f...
Alexander Decker
 

More from Piero Belforte (20)

PDF
Simulation-modeling matrix
Piero Belforte
 
PDF
Frequency domain behavior of S-parameters piecewise-linear fitting in a digit...
Piero Belforte
 
PDF
3 experimental wideband_characterization_of_a parallel-plate_capacitor
Piero Belforte
 
PDF
Automated Piecewise-Linear Fitting of S-Parameters step-response (PWLFIT) for...
Piero Belforte
 
PDF
Cseltmuseum post records from September 2018 to January2019
Piero Belforte
 
PDF
Cseltmuseum post records August2018
Piero Belforte
 
PDF
Cseltmuseum post records July 2018
Piero Belforte
 
PDF
Multigigabit modeling of hi safe+ flying probe fp011
Piero Belforte
 
PDF
Cseltmuseum post records June 2018
Piero Belforte
 
PDF
CSELTMUSEUM POST RECORDS MAY 2018
Piero Belforte
 
PDF
CSELTMUSEUM POST RECORDS APRIL 2018
Piero Belforte
 
PDF
CSELTMUSEUM post records March_2018
Piero Belforte
 
PDF
CSELTMUSEUM POST RECORDS FEBRUARY 2018
Piero Belforte
 
PDF
CSELTMUSEUM POST RECORDS JANUARY 2018
Piero Belforte
 
PDF
CSELTMUSEUM expanded post records, December 2017
Piero Belforte
 
PDF
HDT (High Design Technology) related content on Cseltmuseum Dec. 13 2017
Piero Belforte
 
PDF
HiSAFE related content on Cseltmuseum Dec. 13 2017
Piero Belforte
 
PDF
CSELTMUSEUM post record August to December 2017
Piero Belforte
 
PDF
Piero Belforte related presentations on slideplayer.com july 12 2017
Piero Belforte
 
PDF
Collection of Cselt related presentations on slideplayer.com by_Piero_Belfort...
Piero Belforte
 
Simulation-modeling matrix
Piero Belforte
 
Frequency domain behavior of S-parameters piecewise-linear fitting in a digit...
Piero Belforte
 
3 experimental wideband_characterization_of_a parallel-plate_capacitor
Piero Belforte
 
Automated Piecewise-Linear Fitting of S-Parameters step-response (PWLFIT) for...
Piero Belforte
 
Cseltmuseum post records from September 2018 to January2019
Piero Belforte
 
Cseltmuseum post records August2018
Piero Belforte
 
Cseltmuseum post records July 2018
Piero Belforte
 
Multigigabit modeling of hi safe+ flying probe fp011
Piero Belforte
 
Cseltmuseum post records June 2018
Piero Belforte
 
CSELTMUSEUM POST RECORDS MAY 2018
Piero Belforte
 
CSELTMUSEUM POST RECORDS APRIL 2018
Piero Belforte
 
CSELTMUSEUM post records March_2018
Piero Belforte
 
CSELTMUSEUM POST RECORDS FEBRUARY 2018
Piero Belforte
 
CSELTMUSEUM POST RECORDS JANUARY 2018
Piero Belforte
 
CSELTMUSEUM expanded post records, December 2017
Piero Belforte
 
HDT (High Design Technology) related content on Cseltmuseum Dec. 13 2017
Piero Belforte
 
HiSAFE related content on Cseltmuseum Dec. 13 2017
Piero Belforte
 
CSELTMUSEUM post record August to December 2017
Piero Belforte
 
Piero Belforte related presentations on slideplayer.com july 12 2017
Piero Belforte
 
Collection of Cselt related presentations on slideplayer.com by_Piero_Belfort...
Piero Belforte
 

RTB: BIDIRECTIONAL TRANSCEIVER (ESSCIRC85)

  • 1. - 250 - ESSCIRC'85 RTB: A Full-DuplexECL Transceiver For Wideband Digital Systems. Piero Belforte - Vanni Poletto - Mario Sartori CSELT (Centro Studi e Laboratori Telecomunicazioni) 1014B Torino (Italy), via G. Reiss Romoli 274, Tel. 39-11-21691 Summary This paper deals with the design of a low cost ECL bipolar compatible I.C performing the function of four balanced full-duplex transceivers particularly suitable for interconnections long up to several tens of meters in digital systems. One of the most interesting applications of this circuit is in the field of wideband digital switching (up to 100 Mbit/sec) where the amount of two-way internal connections can be very high, [l] More precisely when bidirectional video communications are concerned (as in the case of the digital switching of video telephony signals) the use of this component virtually halves the wiring cost. Other applications include narrow band (up to 2 Mbit/sec) digital switching systems where it is possible to achieve great saving in cabling cost or to allow the designers to implement interesting diagnosis and signalling schemes inside the exchange.[2] Obviously his application range is not bounded to these fields but covers all the situations where two-way communication implying the use of standard receiver/transmitter pairs is needed. The functional behaviour of RTB is shown in fig.1: Ct is an ECL driver with a low output inpedance, Ip is a common mode current source, Ro is the line characteristic resistance, A1(A2) are linear amplifiers, Cr is a differential to single ended ECL translator. (.) Patents pending
  • 2. - 251 - When two transceivers are sending data through the same line, the signal at both end of the line is a superposition of the one transmitted from the local terminal and the one received from the remote terminal. The line signal swing is a bit larger than the standard ECL but down-shifted about .8 V. The circuit subtracts from the line signal the contribution due to trasmitter, taking into account the 6 dB attenuation caused by the line impedance matching. In ideal conditions (lossless cable and negligible output impedance of the driver), it is easy to show that, if the gain of Al is a half of the gain of A2, a complete cancellation of the transmitted signal occurs. In such a way the output translator Cr has the function of restoring the ECL level compatibility. As the circuit recovers the incoming signal wave, it is easy to gain information about an abnormal state of the link (cut or shorted). This feature also supplies a very simple method for testing the circuit; in fact, when the line is open, the signal decoded at the receiving side of the tranceiver is equal to the transmitted one, while when it is shorted the complement of the transmitted signal can be found at the output. Therefore, connecting both open and shorted the four tranceivers' line outputs, allows to check the correct behaviour of the device. In the chip four different functions are present, each one working in a fully independent mode, so attention must be paid to avoid crosstalk among them. For this reason a careful design was made of the common bias circuit to obtain an efficient decoupling. The main goal of the design was to achieve the best trade-off between speed and power dissipation. For this reason a new low dissipation switched-load line driver (*) suitable for ECL circuitry was developed, [fig. 2] The power consumption of the drivers is externally programmable according to bit-rate requirements and length of the cable interconnection; this is obtained through an internally built voltage reference and an external programming resistor. In the chip's architecture the bias circuit is shared by the four transceivers and a
  • 3. - 252 - power saving is gained in it owing to the availability of complementary current mirrors and amplifiers. (*) The I.C. was designed following both traditional and new methodological approaches. In particular the optimization of the circuit from the point of view of speed was carried out using advanced characterization and simulation techniques. The choice of the sizes and geometries of transistors making up the main circuit blocks (current switches, buffers, etc.) was the consequence of their time-domain reflectometer (TDR) characterization. The TDR responses have been obtained from a set of standard kit-parts available on SGS LLV process. From these TDR responses very accurate macromodels of circuit blocks are obtained using fitting programs. The very close integration between computerized measurements and simulation tools allows the designer to obtain very quickly and easily the optimized parameters of macromodels. [fig. 3] These macromodels and their related parameters are then used to simulate the internal behaviour, mainly concerning critical paths, in the integrated circuit. A similar technique was also utilized for pin level electrical characterization of the whole circuit. The real world operation where two similar tranceivers are interconnected through an external lossy cable was then analyzed. In this case the actual cable is directly modeled by its time-domain scattering parameters. Suitable simulation programs [3] utilize both I.C. and cable models for the analysis of situations which are not covered by standard simulation aids. The results of these evaluations for various bit-rates and cable lengths are shown in the paper [fig. 4]. Chip's photograph and sizes are shown in Fig. 5. Finally the main features of the implemented chip are given including electrical performances [fig. 6] and actual measurements in real operating conditions, [fig. 7] The RTB is now inserted as standard component among telecom I.Cs by S.G.S ATES.
  • 4. - 253 - Acknowledgments The authors wish to thank particularly Dr. Siligoni and Dr. Garue of S.G.S ATES for their useful advices during the developement of the circuit. Bibliography [l] Enzo Garetti Piero Belforte Luciano Gabrieili "New switching techniques for wideband and ISDN environments" International Switching Symposium'84 (ISS '84) Florence [2] Piero Belforte Enzo Garetti "A new generation of LSI switching networks" FORUM 'B3 - Geneva. [3] Piero Belforte Bruno Bostica Giancarlo Guaschino 'Time domain simulation of lossy interconnections using wave digital networks" International Symposium on Circuits and Systems (ISCAS '82) Roma, May 10-12, 1982
  • 5. - 254 - snfeUbb '-|r.o)¿ -^O-i Po §1' et.i'a fFig. 2 - Switched current load Line.driver. í GAMMA (my) Mp«) 400pl r(oo).r(R^).-7IOmS I fSrtflV equivalentcircuit response T-2BB NO/VIV -TWHE J/77Ef? (X) vs. DATA RATE (L=4m-24m FULL DUPLEX) Fig.3 - Fitting of the emitter follower T.D.R. response using a macromodel. p(Mbiu<.; Fig. 4 - Time jitter computer evaluation for different interconnection lengths (100 balanced ribbon cable).
  • 6. - 255 - - Main electrical characteristics. - Voltage supply 5V +_ lou - Power consumption 660 mW - Input and output levels ECL 10K canpatibile - Typical Input-output delay time (transmitter + receiver) 7 ns IÎ&L _7 . Receivers ' output Eye patterns in real operating ccnditlans. (TVo functions connected through 8 meter ribbon cable) Upper : 50 M bit/sec. Lower : 100 Kbit/sec uncorrelated. Fig. 5 - Chip's photograph (device area 3.2 mm2 pad area = 25%)