SlideShare a Scribd company logo
2
Most read
3
Most read
4
Most read
HIGH K-DIELECTRIC
IN
CMOS
INDEX
• Introduction
• Explanation
• Working
• Graphical data
• Application
• Conclusion
• Bibliography
INTRODUCTION
• For more than 15 years the physical thickness of SiO2 has been aggressively scaled for
low-power, high- performance CMOS applications.
• Continual gate oxide scaling, however, will require the use of dielectric materials with
higher dielectric constant (K) since
• i) the gate oxide leakage is increasing with decreasing SiO2 thickness
• ii) SiO2 is running out of atoms for further scaling.
• So far the most common high-K dielectric materials investigated by both academia
and industry are Hf-based and Zr-based
HIGH K DIELECTRIC
• Introducing higher dielectric constant (k > 10) insulators [mainly
transition metal (TM) oxides] is therefore indispensable for the 70
nm technology node and beyond
• TM silicates such as HfSiOx have been preferred because they have
better thermal stability compared to their oxides. The dielectric
constant of TM silicates is less than TM oxides but higher than silicon
oxide.
WHAT ARE THE CRITERIA THAT SHOULD
BE MET?
Engineering n-type and p-type metal electrodes with the correct work
functions on high-K gate dielectrics for high-performance CMOS
applications. The resulting metal gate/high-K dielectric stacks should
have
• i) equivalent oxide thickness (EOT) of 1.0nm with negligible gate oxide
leakage,
•ii) desirable transistor threshold voltages for n- and p-channel MOSFETs,
• iii) transistor channel mobilities close to those of SiO2. The CMOS
transistors fabricated with these advanced metal gate/high-K dielectric
stacks achieve the expected high drive current performance
CHALLENGE IN REPLACING SIO2 WITH
HIGH K DIELECTRIC
• There are two typical problems in replacing polySi/SiO2 with the
polySi/high-K dielectric stack for high- performance CMOS
applications.
• First, high-K dielectrics and polySi are incompatible due to the Fermi
level pinning at the polySi/high-K interface , which causes high
threshold voltages in MOSFET transistors.
• Second, polySi/high-K transistors exhibit severely degraded channel
mobility due to the coupling of low energy surface optical (SO)
phonon modes arising from the polarization of the high-K dielectric to
the inversion channel charge carriers
FERMI LEVEL PINNING
Fermi level pinning effect from metal-induced gap states: The bands in the
silicon already start out bent due to surface states. They are bent again just
before contact (to match work functions). Upon contact however, the band
bending changes completely
METAL GATE HIGH-K DIELECTRIC STACK
• Metal gate electrodes may be more effective than polySi in screening
the high-K SO phonons from coupling to the channel under inversion
conditions, resulting in improved channel mobility
• the use of high-K/metal-gate require a n-type metal and a p-type
metal with the right work functions on the high-K dielectric for high-
performance CMOS logic applications on bulk Si
• So far, all the metal gate electrodes reported in literature have work
functions that are mid-gap or close to mid-gap on high-K dielectrics
• The resulting CMOS transistors have high threshold voltages and
hence poor drive performance
NEW METAL GATE/HIGH-K DIELECTRIC
STACKS TO ACHIEVE RECORD-SETTING
TRANSISTOR PERFORMANCE
• We have successfully engineered n-type and p-type metal electrodes
that have the correct work functions on the high-K for high-
performance CMOS.
• The resulting metal gate/high-K dielectric stacks have equivalent
oxide thickness (EOT) of 1.0nm with negligible gate oxide leakage,
• channel mobilities that are close to SiO2
CONTINUED
• 80nm physical-gate- length CMOS transistors with the new metal
gate/high- K dielectric stacks have been fabricated to produce the
expected high performance (due to reduction in inversion thickness
Tox(inv) and increase in inversion charge)
• At Vd = 1.3V, the NMOS transistor achieves record-setting Ion =
1.66mA/um with Ioff = 37nA/um
• while the PMOS transistor achieves record-setting Ion = 0.69mA/um
with Ioff = 25nA/um
High k dielectric
High k dielectric
HIGH K-DIELECTRIC FOR DRAM CAPACITOR
• To achieve high capacitance, the equivalent oxide thickness must be
1nm or lower. Unlike gate dielectric, the DRAM capacitor is very
sensitive to leakage. The data retention time suffers greatly if the
capacitor leakage exceeds ~ 1 fA/cell.
• The most commonly selected high K dielectrics are Ta2O5, Al2O3, or
BST (Ba-Sr-Titanate) in order to ensure low leakage. These high K
dielectrics also contain fixed charges that manifest into displacement
current that degrades the access speed.
HIGH K FERROELECTRICS FOR FERAM
CAPACITOR
• FeRAM not only is non-volatile, but also consumes little power during
switching because it is a voltage device and not a current device. The
data is stored in the form of dipole polarization and thus requires no
current to charge and discharge the capacitor. It is also very fast (<
100 ns access time) compared to other non-volatile memories for the
same reason.
• Consequently, it becomes an ideal memory for embedded and SoC
(System-on-Chip) applications – the most important being hand-held
devices such as cellular phone, and contactless smart card which
requires both high speed and low power.
• Most ferroelectrics have very high permittivity in the order of 500 –
1000. These dielectrics contain permanent dipoles that can be
oriented by applying an electric field, and thus are suitable for non-
volatile data storage
CONCLUSION
• We have successfully engineered advanced metal
gate/high-K dielectric stacks with the correct work
functions and channel mobilities close to SiO2. The
resulting CMOS transistors with the new gate stacks
achieve record-setting drive current performance, as
expected, with negligible gate oxide leakage.
BIBLIOGRAPHY
•
References
• [1] S. Thompson et al., IEDM Technical Digest, p.61, 2002.
• [2] R. Chau et al., IEDM Technical Digest, p.45, 2000.
• [3] R. Chau et al., Physica E, Low-dimensional Systems and Nanostructures,
Vol. 19, Issues 1-2, p.1, July 2003.
• [4] S. Inumiya et al., Symp. of VLSI Technology, p.17, 2003.
• [5] G. Lucovsky et al., IEDM Technical Digest, p.617, 2002.
• [6] C. Hobbs et al., Symp. of VLSI Technology, p.9, 2003
• [7] M. Fischetti et al., J. Appl. Phys., Vol. 90, p.4587, 2001.
• [8] S. Datta et al., IEDM Technical Digest, p.653, 2003.
• [9] Q. Lu et al., Symp. of VLSI Technology, p.72, 2000.
• [10] R. Chau et al., Extended Abstracts of International Workshop on Gate
Insulator (IWGI), Tokyo, Japan, p.124, Nov. 2003.

More Related Content

PDF
High k dielectrics
Subash John
 
PPTX
High k dielectric
Anubhav Srivastava
 
PDF
Dielectric materials
FarkhandaAna
 
PPTX
PPT thesis defense_nikhil
Nikhil Jain
 
PPTX
A BASIC INTRODUCTION TO SEMICONDUCTOR DEVICES - THE
Winston Bent A.S.S.
 
PPTX
2 d materials
Tasmia Islam
 
PDF
Supercapacitor
Ali N.Khojasteh
 
PPTX
Supercapacitor.pptx
Jeet Swain
 
High k dielectrics
Subash John
 
High k dielectric
Anubhav Srivastava
 
Dielectric materials
FarkhandaAna
 
PPT thesis defense_nikhil
Nikhil Jain
 
A BASIC INTRODUCTION TO SEMICONDUCTOR DEVICES - THE
Winston Bent A.S.S.
 
2 d materials
Tasmia Islam
 
Supercapacitor
Ali N.Khojasteh
 
Supercapacitor.pptx
Jeet Swain
 

What's hot (20)

PPTX
Super Capacitors
NITIN GUPTA
 
PPTX
Presentation
Nikita Gupta
 
PPTX
Ion implantation
Adel Niño Iligan
 
PDF
Thin_Film_Technology_introduction[1]
Milan Van Bree
 
PPTX
Plasmonic1 new
Besa Hoxha
 
PPTX
Epitaxy
ImranAhmad225
 
PPTX
Molecular beam epitaxy
Universitat Politècnica de Catalunya
 
PPTX
Giant magnetoresistance
jamilahmedawan
 
PPTX
Chemical Vapour Deposition
aroosa khan
 
PPTX
Supercapacitor
ANUSREEVIJAYANE
 
PPTX
Supercapacitor
Shubham Pratap
 
PPTX
Synthesis of graphene
APRATIM KHANDELWAL
 
PPTX
superconductors
MinakshiDevakar
 
PPTX
Thin films
srirangan mahesh
 
PPTX
L-3-4 Introduction to electroceramics.pptx
PUNAMK4
 
PPTX
Chemical vapor deposition and its types 120589
Adnan Majeed
 
PPTX
Molecular Beam Epitaxy-MBE---ABU SYED KUET
A. S. M. Jannatul Islam
 
PDF
High electron mobility transistor
Dr. P. R. Sekhar Reddy
 
PPTX
Epitaxy, Epitaxial Growth--ABU SYED KUET
A. S. M. Jannatul Islam
 
Super Capacitors
NITIN GUPTA
 
Presentation
Nikita Gupta
 
Ion implantation
Adel Niño Iligan
 
Thin_Film_Technology_introduction[1]
Milan Van Bree
 
Plasmonic1 new
Besa Hoxha
 
Epitaxy
ImranAhmad225
 
Giant magnetoresistance
jamilahmedawan
 
Chemical Vapour Deposition
aroosa khan
 
Supercapacitor
ANUSREEVIJAYANE
 
Supercapacitor
Shubham Pratap
 
Synthesis of graphene
APRATIM KHANDELWAL
 
superconductors
MinakshiDevakar
 
Thin films
srirangan mahesh
 
L-3-4 Introduction to electroceramics.pptx
PUNAMK4
 
Chemical vapor deposition and its types 120589
Adnan Majeed
 
Molecular Beam Epitaxy-MBE---ABU SYED KUET
A. S. M. Jannatul Islam
 
High electron mobility transistor
Dr. P. R. Sekhar Reddy
 
Epitaxy, Epitaxial Growth--ABU SYED KUET
A. S. M. Jannatul Islam
 
Ad

Viewers also liked (14)

PPT
Low K Dielectrics
gueste06e72
 
PPT
L6 inductor
Satyakam
 
PPTX
ALD for semiconductor applications_Workshop2010
Gabriela Dilliway
 
PDF
Atomic Layer Deposition: a process technology for transparent conducting oxides
cdtpv
 
PPTX
Inductors in AC Circuits
amckaytghs
 
PPTX
Inductor
niket shah
 
PPT
Topic 2a ac_circuits_analysis
Gabriel O'Brien
 
PPTX
PRESENTATION
Taimoor Tahir
 
PPT
Voltage multiplier
Poojith Chowdhary
 
DOCX
Lab 2 multimeter
Azmeer Reemza
 
PPT
BLAST
avrilcoghlan
 
PDF
Inductor
azeemahmed
 
PPTX
Inductors
Shaira D
 
PPTX
Inductors
Poojith Chowdhary
 
Low K Dielectrics
gueste06e72
 
L6 inductor
Satyakam
 
ALD for semiconductor applications_Workshop2010
Gabriela Dilliway
 
Atomic Layer Deposition: a process technology for transparent conducting oxides
cdtpv
 
Inductors in AC Circuits
amckaytghs
 
Inductor
niket shah
 
Topic 2a ac_circuits_analysis
Gabriel O'Brien
 
PRESENTATION
Taimoor Tahir
 
Voltage multiplier
Poojith Chowdhary
 
Lab 2 multimeter
Azmeer Reemza
 
Inductor
azeemahmed
 
Inductors
Shaira D
 
Ad

Similar to High k dielectric (20)

PDF
Electrical characterization of semiconductor-insulator interfaces in VLSI:ULS...
Dang Trang
 
PDF
IRJET- Simulation of High K Dielectric MOS with HFo2 as a Gate Dielectric
IRJET Journal
 
PDF
High-k Gate Dielectric Materials: Applications with Advanced Metal Oxide Semi...
adylahpakos
 
PDF
High K Gate Dielectrics 1st Edition Michel Houssa
jbjbxrt8985
 
PDF
HIGH-K DEVICES BY ALD FOR SEMICONDUCTOR APPLICATIONS
Jonas Sundqvist
 
PDF
High-k für Alle - Beyond DRAM capacitors and HKMG
Jonas Sundqvist
 
PDF
COMPARISON OF DUAL SOURCE TFET USING DIFFERENT DIELECTRIC MATERIALS
IRJET Journal
 
PPTX
Gatestackdesign updated
soreciety
 
PPTX
dielectric ceramics.pptx
khoi0209
 
PDF
eDRAM-Crolles_2005
David Fraboulet
 
PDF
Intel 45nm high-k metal-gate press release
angsikod
 
PDF
TCAD Based Analysis of Gate Leakage Current for High-k Gate Stack MOSFET
IDES Editor
 
PDF
Dielectric Q-V Measurements using COS technique
Michael Shifrin
 
PDF
Welcome to International Journal of Engineering Research and Development (IJERD)
IJERD Editor
 
DOCX
Pvc cmos finale
Roslina Shariff
 
DOCX
ECE 6030 Device Electronics.docx
write31
 
PPTX
VLSI DESIGN BASICS TRANSISTOR THEORY AND MOS TRANSISTOR.pptx
MrRRThirrunavukkaras
 
PPT
CMOS VLSI design
Rajan Kumar
 
PPTX
MOSFET EVOLUTION
SharminShoma2
 
PPTX
Mosfet ppt by dhwani sametriya
Dhwani Sametriya
 
Electrical characterization of semiconductor-insulator interfaces in VLSI:ULS...
Dang Trang
 
IRJET- Simulation of High K Dielectric MOS with HFo2 as a Gate Dielectric
IRJET Journal
 
High-k Gate Dielectric Materials: Applications with Advanced Metal Oxide Semi...
adylahpakos
 
High K Gate Dielectrics 1st Edition Michel Houssa
jbjbxrt8985
 
HIGH-K DEVICES BY ALD FOR SEMICONDUCTOR APPLICATIONS
Jonas Sundqvist
 
High-k für Alle - Beyond DRAM capacitors and HKMG
Jonas Sundqvist
 
COMPARISON OF DUAL SOURCE TFET USING DIFFERENT DIELECTRIC MATERIALS
IRJET Journal
 
Gatestackdesign updated
soreciety
 
dielectric ceramics.pptx
khoi0209
 
eDRAM-Crolles_2005
David Fraboulet
 
Intel 45nm high-k metal-gate press release
angsikod
 
TCAD Based Analysis of Gate Leakage Current for High-k Gate Stack MOSFET
IDES Editor
 
Dielectric Q-V Measurements using COS technique
Michael Shifrin
 
Welcome to International Journal of Engineering Research and Development (IJERD)
IJERD Editor
 
Pvc cmos finale
Roslina Shariff
 
ECE 6030 Device Electronics.docx
write31
 
VLSI DESIGN BASICS TRANSISTOR THEORY AND MOS TRANSISTOR.pptx
MrRRThirrunavukkaras
 
CMOS VLSI design
Rajan Kumar
 
MOSFET EVOLUTION
SharminShoma2
 
Mosfet ppt by dhwani sametriya
Dhwani Sametriya
 

More from Poojith Chowdhary (20)

PPT
Implementation of MIS and its methods
Poojith Chowdhary
 
PPT
THE LIGHT EMITTING DIODE
Poojith Chowdhary
 
PPTX
The science of thought
Poojith Chowdhary
 
PPT
Child prodigy,savant and late boomers
Poojith Chowdhary
 
PPTX
Us wireless cable television
Poojith Chowdhary
 
PPTX
1116297 634468886714442500
Poojith Chowdhary
 
PPTX
Photo transistors
Poojith Chowdhary
 
PPT
8086 micro processor
Poojith Chowdhary
 
PPT
8051 micro controller
Poojith Chowdhary
 
PPT
8085 micro processor
Poojith Chowdhary
 
PPTX
Quantum mechanics
Poojith Chowdhary
 
PPTX
Function generator
Poojith Chowdhary
 
PPTX
Resistors
Poojith Chowdhary
 
PPT
The new seven wonders of the world
Poojith Chowdhary
 
PPT
Data structures & algorithms lecture 3
Poojith Chowdhary
 
PPT
Abstract data types
Poojith Chowdhary
 
PPT
The new seven wonders of the world
Poojith Chowdhary
 
PPTX
Animal lifecycles
Poojith Chowdhary
 
PPTX
Resistors
Poojith Chowdhary
 
PPTX
Barriers to comm
Poojith Chowdhary
 
Implementation of MIS and its methods
Poojith Chowdhary
 
THE LIGHT EMITTING DIODE
Poojith Chowdhary
 
The science of thought
Poojith Chowdhary
 
Child prodigy,savant and late boomers
Poojith Chowdhary
 
Us wireless cable television
Poojith Chowdhary
 
1116297 634468886714442500
Poojith Chowdhary
 
Photo transistors
Poojith Chowdhary
 
8086 micro processor
Poojith Chowdhary
 
8051 micro controller
Poojith Chowdhary
 
8085 micro processor
Poojith Chowdhary
 
Quantum mechanics
Poojith Chowdhary
 
Function generator
Poojith Chowdhary
 
The new seven wonders of the world
Poojith Chowdhary
 
Data structures & algorithms lecture 3
Poojith Chowdhary
 
Abstract data types
Poojith Chowdhary
 
The new seven wonders of the world
Poojith Chowdhary
 
Animal lifecycles
Poojith Chowdhary
 
Barriers to comm
Poojith Chowdhary
 

Recently uploaded (20)

PDF
Introduction to Data Science: data science process
ShivarkarSandip
 
PDF
20ME702-Mechatronics-UNIT-1,UNIT-2,UNIT-3,UNIT-4,UNIT-5, 2025-2026
Mohanumar S
 
PDF
2025 Laurence Sigler - Advancing Decision Support. Content Management Ecommer...
Francisco Javier Mora Serrano
 
PDF
Unit I Part II.pdf : Security Fundamentals
Dr. Madhuri Jawale
 
PPTX
IoT_Smart_Agriculture_Presentations.pptx
poojakumari696707
 
PDF
Zero carbon Building Design Guidelines V4
BassemOsman1
 
PDF
The Effect of Artifact Removal from EEG Signals on the Detection of Epileptic...
Partho Prosad
 
PDF
JUAL EFIX C5 IMU GNSS GEODETIC PERFECT BASE OR ROVER
Budi Minds
 
PDF
top-5-use-cases-for-splunk-security-analytics.pdf
yaghutialireza
 
PDF
FLEX-LNG-Company-Presentation-Nov-2017.pdf
jbloggzs
 
PPTX
FUNDAMENTALS OF ELECTRIC VEHICLES UNIT-1
MikkiliSuresh
 
PDF
July 2025: Top 10 Read Articles Advanced Information Technology
ijait
 
PDF
settlement FOR FOUNDATION ENGINEERS.pdf
Endalkazene
 
PDF
EVS+PRESENTATIONS EVS+PRESENTATIONS like
saiyedaqib429
 
PDF
Chad Ayach - A Versatile Aerospace Professional
Chad Ayach
 
DOCX
SAR - EEEfdfdsdasdsdasdasdasdasdasdasdasda.docx
Kanimozhi676285
 
PPTX
Victory Precisions_Supplier Profile.pptx
victoryprecisions199
 
PDF
Advanced LangChain & RAG: Building a Financial AI Assistant with Real-Time Data
Soufiane Sejjari
 
PDF
Top 10 read articles In Managing Information Technology.pdf
IJMIT JOURNAL
 
PPTX
Module2 Data Base Design- ER and NF.pptx
gomathisankariv2
 
Introduction to Data Science: data science process
ShivarkarSandip
 
20ME702-Mechatronics-UNIT-1,UNIT-2,UNIT-3,UNIT-4,UNIT-5, 2025-2026
Mohanumar S
 
2025 Laurence Sigler - Advancing Decision Support. Content Management Ecommer...
Francisco Javier Mora Serrano
 
Unit I Part II.pdf : Security Fundamentals
Dr. Madhuri Jawale
 
IoT_Smart_Agriculture_Presentations.pptx
poojakumari696707
 
Zero carbon Building Design Guidelines V4
BassemOsman1
 
The Effect of Artifact Removal from EEG Signals on the Detection of Epileptic...
Partho Prosad
 
JUAL EFIX C5 IMU GNSS GEODETIC PERFECT BASE OR ROVER
Budi Minds
 
top-5-use-cases-for-splunk-security-analytics.pdf
yaghutialireza
 
FLEX-LNG-Company-Presentation-Nov-2017.pdf
jbloggzs
 
FUNDAMENTALS OF ELECTRIC VEHICLES UNIT-1
MikkiliSuresh
 
July 2025: Top 10 Read Articles Advanced Information Technology
ijait
 
settlement FOR FOUNDATION ENGINEERS.pdf
Endalkazene
 
EVS+PRESENTATIONS EVS+PRESENTATIONS like
saiyedaqib429
 
Chad Ayach - A Versatile Aerospace Professional
Chad Ayach
 
SAR - EEEfdfdsdasdsdasdasdasdasdasdasdasda.docx
Kanimozhi676285
 
Victory Precisions_Supplier Profile.pptx
victoryprecisions199
 
Advanced LangChain & RAG: Building a Financial AI Assistant with Real-Time Data
Soufiane Sejjari
 
Top 10 read articles In Managing Information Technology.pdf
IJMIT JOURNAL
 
Module2 Data Base Design- ER and NF.pptx
gomathisankariv2
 

High k dielectric

  • 2. INDEX • Introduction • Explanation • Working • Graphical data • Application • Conclusion • Bibliography
  • 3. INTRODUCTION • For more than 15 years the physical thickness of SiO2 has been aggressively scaled for low-power, high- performance CMOS applications. • Continual gate oxide scaling, however, will require the use of dielectric materials with higher dielectric constant (K) since • i) the gate oxide leakage is increasing with decreasing SiO2 thickness • ii) SiO2 is running out of atoms for further scaling. • So far the most common high-K dielectric materials investigated by both academia and industry are Hf-based and Zr-based
  • 4. HIGH K DIELECTRIC • Introducing higher dielectric constant (k > 10) insulators [mainly transition metal (TM) oxides] is therefore indispensable for the 70 nm technology node and beyond • TM silicates such as HfSiOx have been preferred because they have better thermal stability compared to their oxides. The dielectric constant of TM silicates is less than TM oxides but higher than silicon oxide.
  • 5. WHAT ARE THE CRITERIA THAT SHOULD BE MET? Engineering n-type and p-type metal electrodes with the correct work functions on high-K gate dielectrics for high-performance CMOS applications. The resulting metal gate/high-K dielectric stacks should have • i) equivalent oxide thickness (EOT) of 1.0nm with negligible gate oxide leakage, •ii) desirable transistor threshold voltages for n- and p-channel MOSFETs, • iii) transistor channel mobilities close to those of SiO2. The CMOS transistors fabricated with these advanced metal gate/high-K dielectric stacks achieve the expected high drive current performance
  • 6. CHALLENGE IN REPLACING SIO2 WITH HIGH K DIELECTRIC • There are two typical problems in replacing polySi/SiO2 with the polySi/high-K dielectric stack for high- performance CMOS applications. • First, high-K dielectrics and polySi are incompatible due to the Fermi level pinning at the polySi/high-K interface , which causes high threshold voltages in MOSFET transistors. • Second, polySi/high-K transistors exhibit severely degraded channel mobility due to the coupling of low energy surface optical (SO) phonon modes arising from the polarization of the high-K dielectric to the inversion channel charge carriers
  • 7. FERMI LEVEL PINNING Fermi level pinning effect from metal-induced gap states: The bands in the silicon already start out bent due to surface states. They are bent again just before contact (to match work functions). Upon contact however, the band bending changes completely
  • 8. METAL GATE HIGH-K DIELECTRIC STACK • Metal gate electrodes may be more effective than polySi in screening the high-K SO phonons from coupling to the channel under inversion conditions, resulting in improved channel mobility • the use of high-K/metal-gate require a n-type metal and a p-type metal with the right work functions on the high-K dielectric for high- performance CMOS logic applications on bulk Si • So far, all the metal gate electrodes reported in literature have work functions that are mid-gap or close to mid-gap on high-K dielectrics • The resulting CMOS transistors have high threshold voltages and hence poor drive performance
  • 9. NEW METAL GATE/HIGH-K DIELECTRIC STACKS TO ACHIEVE RECORD-SETTING TRANSISTOR PERFORMANCE • We have successfully engineered n-type and p-type metal electrodes that have the correct work functions on the high-K for high- performance CMOS. • The resulting metal gate/high-K dielectric stacks have equivalent oxide thickness (EOT) of 1.0nm with negligible gate oxide leakage, • channel mobilities that are close to SiO2
  • 10. CONTINUED • 80nm physical-gate- length CMOS transistors with the new metal gate/high- K dielectric stacks have been fabricated to produce the expected high performance (due to reduction in inversion thickness Tox(inv) and increase in inversion charge) • At Vd = 1.3V, the NMOS transistor achieves record-setting Ion = 1.66mA/um with Ioff = 37nA/um • while the PMOS transistor achieves record-setting Ion = 0.69mA/um with Ioff = 25nA/um
  • 13. HIGH K-DIELECTRIC FOR DRAM CAPACITOR • To achieve high capacitance, the equivalent oxide thickness must be 1nm or lower. Unlike gate dielectric, the DRAM capacitor is very sensitive to leakage. The data retention time suffers greatly if the capacitor leakage exceeds ~ 1 fA/cell. • The most commonly selected high K dielectrics are Ta2O5, Al2O3, or BST (Ba-Sr-Titanate) in order to ensure low leakage. These high K dielectrics also contain fixed charges that manifest into displacement current that degrades the access speed.
  • 14. HIGH K FERROELECTRICS FOR FERAM CAPACITOR • FeRAM not only is non-volatile, but also consumes little power during switching because it is a voltage device and not a current device. The data is stored in the form of dipole polarization and thus requires no current to charge and discharge the capacitor. It is also very fast (< 100 ns access time) compared to other non-volatile memories for the same reason. • Consequently, it becomes an ideal memory for embedded and SoC (System-on-Chip) applications – the most important being hand-held devices such as cellular phone, and contactless smart card which requires both high speed and low power. • Most ferroelectrics have very high permittivity in the order of 500 – 1000. These dielectrics contain permanent dipoles that can be oriented by applying an electric field, and thus are suitable for non- volatile data storage
  • 15. CONCLUSION • We have successfully engineered advanced metal gate/high-K dielectric stacks with the correct work functions and channel mobilities close to SiO2. The resulting CMOS transistors with the new gate stacks achieve record-setting drive current performance, as expected, with negligible gate oxide leakage.
  • 16. BIBLIOGRAPHY • References • [1] S. Thompson et al., IEDM Technical Digest, p.61, 2002. • [2] R. Chau et al., IEDM Technical Digest, p.45, 2000. • [3] R. Chau et al., Physica E, Low-dimensional Systems and Nanostructures, Vol. 19, Issues 1-2, p.1, July 2003. • [4] S. Inumiya et al., Symp. of VLSI Technology, p.17, 2003. • [5] G. Lucovsky et al., IEDM Technical Digest, p.617, 2002. • [6] C. Hobbs et al., Symp. of VLSI Technology, p.9, 2003 • [7] M. Fischetti et al., J. Appl. Phys., Vol. 90, p.4587, 2001. • [8] S. Datta et al., IEDM Technical Digest, p.653, 2003. • [9] Q. Lu et al., Symp. of VLSI Technology, p.72, 2000. • [10] R. Chau et al., Extended Abstracts of International Workshop on Gate Insulator (IWGI), Tokyo, Japan, p.124, Nov. 2003.