This research focuses on extending the instruction set architecture (ISA) of a low-end reconfigurable microcontroller for more efficient bit-sorting operations, enhancing its execution time while minimizing resource usage. The extension from a 12-bit to a 16-bit ISA improves computational capabilities, allowing for complex operations to be implemented on an FPGA platform. The proposed methodology supports future expansions, demonstrating the viability of using modified 8-bit microcontroller architectures in IoT applications without extensive resource demands.