3
Most read
5
Most read
8
Most read
LOW POWER DUAL EDGE -
TRIGGERED STATIC D FLIP-FLOP
By
B.Nagajyothi
 Flip-Flop have a great impact on circuit power
consumption and speed.
 improving the performance one innovating approach is to
increase the clock frequency.
 using high clock frequency Power consumption of the
clock system increases.
 An alternative clocking approach is based on the use of storage
elements which are capable of capturing data on both rising and
falling edges of the clock. Such storage elements are termed as
Dual-Edge Triggered Flip-Flops (DETFFs).
 Double edge clocking can be used to save half of the power in
the clock distribution network. The average power in a digital
CMOS circuits is given by the following equation:
Pavg = pt(CLV*Vdd* fclk) + Isc*Vdd + I leakage*Vdd
FLIP FLOP STRUCTURES
 DETFF approach is preferred to reduce power
dissipation Unlike SETFF, data is captured by both edges
of the clock.
 Both positive and negative edges are used to sample the
D input at alternate clock edges, and the appropriate
sample is selected for the Q output by a clocked
multiplexer (MUX).
CONVENTIONAL DUAL-EDGE TRIGGERED FLIP-FLOPS
STATIC EXPLICIT-PULSED DUAL EDGE TRIGGERED
FLIP-FLOP
PROPOSED DUAL-EDGE TRIGGERED FLIP-FLOP
 In the proposed DETFF, positive latch and negative latch are
connected in parallel.
 These latches are designed using one transmission gate and two
inverters connected back to back and the output of both the
latches are connected to 2:1Mux as input.
 Mux is designed using one PMOS and one NMOS connected in
series and gates are connected together and derived by the
inverted CLK. Output of Mux is connected to the inverter for
strengthening the output.
 Back to back connected inverters hold the data when
transmission gate is OFF and at the same time Mux sends the
latched data to the inverter to get the correct D at the output.
 The proposed DETFF works as follows. When the CLK is low
M3, M4 and M18 are ON and M5,M6 and M17 are OFF. Hence
data hold by negative latch is transparent to Q. When CLK is
high.
 The proposed DETFF works as follows. When the CLK is low
M3, M4 and M18 are ON and M5,M6 and M17 are OFF. Hence
data hold by negative latch is transparent to Q.
 When CLK is high M5, M6 and M17 are ON and M3,
M4 and M18 are OFF. If input D remains the same, Q
also remains unchanged.
 On the other hand, if D is changed before the CLK then
D will be hold by positive latch and the same value will
be send to the output when CLK changes from Low to
high and similarly for the transition of CLK from high to
low.
RESULT

More Related Content

PPTX
Asic design flow
PPTX
Flip Chip technology
PPT
Level sensitive scan design(LSSD) and Boundry scan(BS)
PDF
Seven segment interfacing with 8051.pdf
PPTX
Switching activity
PPTX
PDF
Analog Layout design
Asic design flow
Flip Chip technology
Level sensitive scan design(LSSD) and Boundry scan(BS)
Seven segment interfacing with 8051.pdf
Switching activity
Analog Layout design

What's hot (20)

PDF
VLSI Technology Trends
PPTX
MOS transistor 13
PPTX
Sequential cmos logic circuits
PPTX
Vlsi ppt priyanka
PPTX
Verilog HDL
PDF
VLSI Fresher Resume
PDF
Synchronous and asynchronous clock
PDF
Vlsi Summer training report pdf
DOCX
Intellectual property in vlsi
PPTX
faults in digital systems
PPTX
Static Noise margin
PPTX
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGN
PPTX
STA vs DTA.pptx
PPTX
DOUBLE GATE MOSFET-BASICS
PDF
Introduction to VLSI
DOCX
Report on VLSI
PPTX
PPTX
Multi mode multi corner (mmmc)
PDF
Automatic Test Pattern Generation (Testing of VLSI Design)
PPTX
Probabilistic Power Analysis
VLSI Technology Trends
MOS transistor 13
Sequential cmos logic circuits
Vlsi ppt priyanka
Verilog HDL
VLSI Fresher Resume
Synchronous and asynchronous clock
Vlsi Summer training report pdf
Intellectual property in vlsi
faults in digital systems
Static Noise margin
SHORT CHANNEL EFFECTS IN MOSFETS- VLSI DESIGN
STA vs DTA.pptx
DOUBLE GATE MOSFET-BASICS
Introduction to VLSI
Report on VLSI
Multi mode multi corner (mmmc)
Automatic Test Pattern Generation (Testing of VLSI Design)
Probabilistic Power Analysis
Ad

Similar to LOW POWER DUAL EDGE - TRIGGERED STATIC D FLIP-FLOP (20)

PDF
Vlsics040303LOW POWER DUAL EDGE - TRIGGERED STATIC D FLIP-FLOP
PDF
Iaetsd an mtcmos technique for optimizing low
PDF
A Novel Flipflop Topology for High Speed and Area Efficient Logic Structure D...
PDF
A Novel Flipflop Topology for High Speed and Area Efficient Logic Structure D...
PPTX
Sequential Logic Circuit Design Unit-4 VLSI.pptx
PDF
A Single-Phase Clock Multiband Low-Power Flexible Divider
PDF
IRJET - Analysis of Power Consumption in Glitch Free Dual Edge Triggered ...
PPTX
Pipelining approach
PDF
High Speed Low Power CMOS Domino or Gate Design in 16nm Technology
PDF
A Simulation Based Analysis of Lowering Dynamic Power in a CMOS Inverter
PDF
Design of Low Voltage D-Flip Flop Using MOS Current Mode Logic (MCML) For Hig...
PDF
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register Tanner
PDF
Design and Analysis of Sequential Elements for Low Power Clocking System with...
PDF
A method to detect metamorphic computer viruses
PDF
LEAKAGE POWER REDUCTION AND ANALYSIS OF CMOS SEQUENTIAL CIRCUITS
PDF
Design and Implementation of Low Power D flip flop for Embedded Application
PPT
FAULT DETECTION AND CLASSIFICATION ON SINGLE CIRCUIT TRANSMISSION LINE USING ...
PDF
Low power and high performance detff using common feedback inverter logic
PDF
Design and Analysis of Low Power Implicit Pulse Triggered Flip-Flops
PDF
Low power and high performance detff using common
Vlsics040303LOW POWER DUAL EDGE - TRIGGERED STATIC D FLIP-FLOP
Iaetsd an mtcmos technique for optimizing low
A Novel Flipflop Topology for High Speed and Area Efficient Logic Structure D...
A Novel Flipflop Topology for High Speed and Area Efficient Logic Structure D...
Sequential Logic Circuit Design Unit-4 VLSI.pptx
A Single-Phase Clock Multiband Low-Power Flexible Divider
IRJET - Analysis of Power Consumption in Glitch Free Dual Edge Triggered ...
Pipelining approach
High Speed Low Power CMOS Domino or Gate Design in 16nm Technology
A Simulation Based Analysis of Lowering Dynamic Power in a CMOS Inverter
Design of Low Voltage D-Flip Flop Using MOS Current Mode Logic (MCML) For Hig...
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register Tanner
Design and Analysis of Sequential Elements for Low Power Clocking System with...
A method to detect metamorphic computer viruses
LEAKAGE POWER REDUCTION AND ANALYSIS OF CMOS SEQUENTIAL CIRCUITS
Design and Implementation of Low Power D flip flop for Embedded Application
FAULT DETECTION AND CLASSIFICATION ON SINGLE CIRCUIT TRANSMISSION LINE USING ...
Low power and high performance detff using common feedback inverter logic
Design and Analysis of Low Power Implicit Pulse Triggered Flip-Flops
Low power and high performance detff using common
Ad

Recently uploaded (20)

PDF
English Textual Question & Ans (12th Class).pdf
PDF
LIFE & LIVING TRILOGY - PART - (2) THE PURPOSE OF LIFE.pdf
PDF
LIFE & LIVING TRILOGY- PART (1) WHO ARE WE.pdf
PDF
Environmental Education MCQ BD2EE - Share Source.pdf
PDF
CISA (Certified Information Systems Auditor) Domain-Wise Summary.pdf
PDF
0520_Scheme_of_Work_(for_examination_from_2021).pdf
PDF
M.Tech in Aerospace Engineering | BIT Mesra
PDF
1.Salivary gland disease.pdf 3.Bleeding and Clotting Disorders.pdf important
PDF
semiconductor packaging in vlsi design fab
PDF
Compact First Student's Book Cambridge Official
PDF
The TKT Course. Modules 1, 2, 3.for self study
PDF
Journal of Dental Science - UDMY (2022).pdf
PPTX
Thinking Routines and Learning Engagements.pptx
PDF
Comprehensive Lecture on the Appendix.pdf
PPTX
Macbeth play - analysis .pptx english lit
PDF
Laparoscopic Colorectal Surgery at WLH Hospital
PPTX
ELIAS-SEZIURE AND EPilepsy semmioan session.pptx
PDF
Skin Care and Cosmetic Ingredients Dictionary ( PDFDrive ).pdf
PPTX
Module on health assessment of CHN. pptx
PDF
Disorder of Endocrine system (1).pdfyyhyyyy
English Textual Question & Ans (12th Class).pdf
LIFE & LIVING TRILOGY - PART - (2) THE PURPOSE OF LIFE.pdf
LIFE & LIVING TRILOGY- PART (1) WHO ARE WE.pdf
Environmental Education MCQ BD2EE - Share Source.pdf
CISA (Certified Information Systems Auditor) Domain-Wise Summary.pdf
0520_Scheme_of_Work_(for_examination_from_2021).pdf
M.Tech in Aerospace Engineering | BIT Mesra
1.Salivary gland disease.pdf 3.Bleeding and Clotting Disorders.pdf important
semiconductor packaging in vlsi design fab
Compact First Student's Book Cambridge Official
The TKT Course. Modules 1, 2, 3.for self study
Journal of Dental Science - UDMY (2022).pdf
Thinking Routines and Learning Engagements.pptx
Comprehensive Lecture on the Appendix.pdf
Macbeth play - analysis .pptx english lit
Laparoscopic Colorectal Surgery at WLH Hospital
ELIAS-SEZIURE AND EPilepsy semmioan session.pptx
Skin Care and Cosmetic Ingredients Dictionary ( PDFDrive ).pdf
Module on health assessment of CHN. pptx
Disorder of Endocrine system (1).pdfyyhyyyy

LOW POWER DUAL EDGE - TRIGGERED STATIC D FLIP-FLOP

  • 1. LOW POWER DUAL EDGE - TRIGGERED STATIC D FLIP-FLOP By B.Nagajyothi
  • 2.  Flip-Flop have a great impact on circuit power consumption and speed.  improving the performance one innovating approach is to increase the clock frequency.  using high clock frequency Power consumption of the clock system increases.
  • 3.  An alternative clocking approach is based on the use of storage elements which are capable of capturing data on both rising and falling edges of the clock. Such storage elements are termed as Dual-Edge Triggered Flip-Flops (DETFFs).  Double edge clocking can be used to save half of the power in the clock distribution network. The average power in a digital CMOS circuits is given by the following equation: Pavg = pt(CLV*Vdd* fclk) + Isc*Vdd + I leakage*Vdd
  • 5.  DETFF approach is preferred to reduce power dissipation Unlike SETFF, data is captured by both edges of the clock.  Both positive and negative edges are used to sample the D input at alternate clock edges, and the appropriate sample is selected for the Q output by a clocked multiplexer (MUX).
  • 7. STATIC EXPLICIT-PULSED DUAL EDGE TRIGGERED FLIP-FLOP
  • 9.  In the proposed DETFF, positive latch and negative latch are connected in parallel.  These latches are designed using one transmission gate and two inverters connected back to back and the output of both the latches are connected to 2:1Mux as input.  Mux is designed using one PMOS and one NMOS connected in series and gates are connected together and derived by the inverted CLK. Output of Mux is connected to the inverter for strengthening the output.
  • 10.  Back to back connected inverters hold the data when transmission gate is OFF and at the same time Mux sends the latched data to the inverter to get the correct D at the output.  The proposed DETFF works as follows. When the CLK is low M3, M4 and M18 are ON and M5,M6 and M17 are OFF. Hence data hold by negative latch is transparent to Q. When CLK is high.  The proposed DETFF works as follows. When the CLK is low M3, M4 and M18 are ON and M5,M6 and M17 are OFF. Hence data hold by negative latch is transparent to Q.
  • 11.  When CLK is high M5, M6 and M17 are ON and M3, M4 and M18 are OFF. If input D remains the same, Q also remains unchanged.  On the other hand, if D is changed before the CLK then D will be hold by positive latch and the same value will be send to the output when CLK changes from Low to high and similarly for the transition of CLK from high to low.