This document summarizes a research paper that proposes a new four-layer design framework for processing sensor signals using high-level synthesis and internet of things. The framework includes an I/O circuitry layer, fine-grained layer, coarse-grained function definition layer, and bypass connection layer. It aims to optimize resource consumption by exploiting repetitive high-level synthesis and registering macro blocks in a database. The evaluation shows defining functions as operators and exploiting granularity in behavioral synthesis reduces logic utilization compared to using basic operations or FPGA libraries without these optimizations.