blob: 228cdc736db703e1e84dbc808f5d49ea1ce98094 [file] [log] [blame]
Gabor Juhosd4a67d92011-01-04 21:28:14 +01001/*
2 * Atheros AR71XX/AR724X/AR913X common routines
3 *
Gabor Juhos88896122012-03-14 10:45:22 +01004 * Copyright (C) 2010-2011 Jaiganesh Narayanan <[email protected]>
Gabor Juhosd4a67d92011-01-04 21:28:14 +01005 * Copyright (C) 2011 Gabor Juhos <[email protected]>
6 *
Gabor Juhos88896122012-03-14 10:45:22 +01007 * Parts of this file are based on Atheros' 2.6.15/2.6.31 BSP
8 *
Gabor Juhosd4a67d92011-01-04 21:28:14 +01009 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published
11 * by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
Gabor Juhosd4a67d92011-01-04 21:28:14 +010015#include <linux/init.h>
Stephen Boyd62e59c42019-04-18 15:20:22 -070016#include <linux/io.h>
Gabor Juhosd4a67d92011-01-04 21:28:14 +010017#include <linux/err.h>
18#include <linux/clk.h>
Gabor Juhos2c4f1ac2013-08-28 10:41:47 +020019#include <linux/clkdev.h>
Alban Bedel411520a2015-04-19 14:30:04 +020020#include <linux/clk-provider.h>
Antony Pavlov3bdf1072016-03-17 06:34:15 +030021#include <linux/of.h>
22#include <linux/of_address.h>
Antony Pavlovaf5ad0d2016-03-17 06:34:14 +030023#include <dt-bindings/clock/ath79-clk.h>
Gabor Juhosd4a67d92011-01-04 21:28:14 +010024
Gabor Juhos97541cc2012-09-08 14:02:21 +020025#include <asm/div64.h>
26
Gabor Juhosd4a67d92011-01-04 21:28:14 +010027#include <asm/mach-ath79/ath79.h>
28#include <asm/mach-ath79/ar71xx_regs.h>
29#include "common.h"
30
31#define AR71XX_BASE_FREQ 40000000
Weijie Gaoc338d592016-03-17 06:34:09 +030032#define AR724X_BASE_FREQ 40000000
Gabor Juhosd4a67d92011-01-04 21:28:14 +010033
Antony Pavlovaf5ad0d2016-03-17 06:34:14 +030034static struct clk *clks[ATH79_CLK_END];
Alban Bedel6451af02015-05-31 02:18:22 +020035static struct clk_onecell_data clk_data = {
36 .clks = clks,
37 .clk_num = ARRAY_SIZE(clks),
38};
39
Felix Fietkau9b56e0d2019-01-11 15:22:30 +010040static const char * const clk_names[ATH79_CLK_END] = {
41 [ATH79_CLK_CPU] = "cpu",
42 [ATH79_CLK_DDR] = "ddr",
43 [ATH79_CLK_AHB] = "ahb",
44 [ATH79_CLK_REF] = "ref",
Felix Fietkau6810ed32019-01-11 15:22:35 +010045 [ATH79_CLK_MDIO] = "mdio",
Felix Fietkau9b56e0d2019-01-11 15:22:30 +010046};
47
48static const char * __init ath79_clk_name(int type)
Gabor Juhos2c4f1ac2013-08-28 10:41:47 +020049{
Felix Fietkau9b56e0d2019-01-11 15:22:30 +010050 BUG_ON(type >= ARRAY_SIZE(clk_names) || !clk_names[type]);
51 return clk_names[type];
52}
Gabor Juhos2c4f1ac2013-08-28 10:41:47 +020053
Felix Fietkau9b56e0d2019-01-11 15:22:30 +010054static void __init __ath79_set_clk(int type, const char *name, struct clk *clk)
55{
Christophe JAILLET20d6f0c2016-10-30 09:25:46 +010056 if (IS_ERR(clk))
Felix Fietkau9b56e0d2019-01-11 15:22:30 +010057 panic("failed to allocate %s clock structure", clk_names[type]);
Gabor Juhos2c4f1ac2013-08-28 10:41:47 +020058
Felix Fietkau9b56e0d2019-01-11 15:22:30 +010059 clks[type] = clk;
60 clk_register_clkdev(clk, name, NULL);
61}
Alban Bedel6451af02015-05-31 02:18:22 +020062
Felix Fietkau9b56e0d2019-01-11 15:22:30 +010063static struct clk * __init ath79_set_clk(int type, unsigned long rate)
64{
65 const char *name = ath79_clk_name(type);
66 struct clk *clk;
67
68 clk = clk_register_fixed_rate(NULL, name, NULL, 0, rate);
69 __ath79_set_clk(type, name, clk);
70 return clk;
71}
72
73static struct clk * __init ath79_set_ff_clk(int type, const char *parent,
74 unsigned int mult, unsigned int div)
75{
76 const char *name = ath79_clk_name(type);
77 struct clk *clk;
78
79 clk = clk_register_fixed_factor(NULL, name, parent, 0, mult, div);
80 __ath79_set_clk(type, name, clk);
Alban Bedel6451af02015-05-31 02:18:22 +020081 return clk;
Gabor Juhos2c4f1ac2013-08-28 10:41:47 +020082}
Gabor Juhosd4a67d92011-01-04 21:28:14 +010083
Felix Fietkau8e641752019-01-11 15:22:33 +010084static unsigned long __init ath79_setup_ref_clk(unsigned long rate)
85{
86 struct clk *clk = clks[ATH79_CLK_REF];
87
88 if (clk)
89 rate = clk_get_rate(clk);
90 else
91 clk = ath79_set_clk(ATH79_CLK_REF, rate);
92
93 return rate;
94}
95
Felix Fietkau9aca5cb2019-01-11 15:22:32 +010096static void __init ar71xx_clocks_init(void __iomem *pll_base)
Gabor Juhosd4a67d92011-01-04 21:28:14 +010097{
Gabor Juhos6612a682013-08-28 10:41:46 +020098 unsigned long ref_rate;
99 unsigned long cpu_rate;
100 unsigned long ddr_rate;
101 unsigned long ahb_rate;
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100102 u32 pll;
103 u32 freq;
104 u32 div;
105
Felix Fietkau8e641752019-01-11 15:22:33 +0100106 ref_rate = ath79_setup_ref_clk(AR71XX_BASE_FREQ);
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100107
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100108 pll = __raw_readl(pll_base + AR71XX_PLL_REG_CPU_CONFIG);
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100109
Alban Bedel626a0692015-04-19 14:30:02 +0200110 div = ((pll >> AR71XX_PLL_FB_SHIFT) & AR71XX_PLL_FB_MASK) + 1;
Gabor Juhos6612a682013-08-28 10:41:46 +0200111 freq = div * ref_rate;
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100112
113 div = ((pll >> AR71XX_CPU_DIV_SHIFT) & AR71XX_CPU_DIV_MASK) + 1;
Gabor Juhos6612a682013-08-28 10:41:46 +0200114 cpu_rate = freq / div;
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100115
116 div = ((pll >> AR71XX_DDR_DIV_SHIFT) & AR71XX_DDR_DIV_MASK) + 1;
Gabor Juhos6612a682013-08-28 10:41:46 +0200117 ddr_rate = freq / div;
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100118
119 div = (((pll >> AR71XX_AHB_DIV_SHIFT) & AR71XX_AHB_DIV_MASK) + 1) * 2;
Gabor Juhos6612a682013-08-28 10:41:46 +0200120 ahb_rate = cpu_rate / div;
121
Felix Fietkau9b56e0d2019-01-11 15:22:30 +0100122 ath79_set_clk(ATH79_CLK_CPU, cpu_rate);
123 ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
124 ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100125}
126
Felix Fietkau8e641752019-01-11 15:22:33 +0100127static void __init ar724x_clocks_init(void __iomem *pll_base)
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300128{
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300129 u32 mult, div, ddr_div, ahb_div;
Felix Fietkau8e641752019-01-11 15:22:33 +0100130 u32 pll;
131
132 ath79_setup_ref_clk(AR71XX_BASE_FREQ);
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300133
134 pll = __raw_readl(pll_base + AR724X_PLL_REG_CPU_CONFIG);
135
136 mult = ((pll >> AR724X_PLL_FB_SHIFT) & AR724X_PLL_FB_MASK);
137 div = ((pll >> AR724X_PLL_REF_DIV_SHIFT) & AR724X_PLL_REF_DIV_MASK) * 2;
138
139 ddr_div = ((pll >> AR724X_DDR_DIV_SHIFT) & AR724X_DDR_DIV_MASK) + 1;
140 ahb_div = (((pll >> AR724X_AHB_DIV_SHIFT) & AR724X_AHB_DIV_MASK) + 1) * 2;
141
Felix Fietkau9b56e0d2019-01-11 15:22:30 +0100142 ath79_set_ff_clk(ATH79_CLK_CPU, "ref", mult, div);
143 ath79_set_ff_clk(ATH79_CLK_DDR, "ref", mult, div * ddr_div);
144 ath79_set_ff_clk(ATH79_CLK_AHB, "ref", mult, div * ahb_div);
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300145}
146
Felix Fietkau8e641752019-01-11 15:22:33 +0100147static void __init ar933x_clocks_init(void __iomem *pll_base)
Gabor Juhosd4a67d92011-01-04 21:28:14 +0100148{
Felix Fietkau8e641752019-01-11 15:22:33 +0100149 unsigned long ref_rate;
Antony Pavlov5ae5c452016-03-17 06:34:18 +0300150 u32 clock_ctrl;
151 u32 ref_div;
152 u32 ninit_mul;
153 u32 out_div;
154
155 u32 cpu_div;
156 u32 ddr_div;
157 u32 ahb_div;
Felix Fietkau8e641752019-01-11 15:22:33 +0100158 u32 t;
159
160 t = ath79_reset_rr(AR933X_RESET_REG_BOOTSTRAP);
161 if (t & AR933X_BOOTSTRAP_REF_CLK_40)
162 ref_rate = (40 * 1000 * 1000);
163 else
164 ref_rate = (25 * 1000 * 1000);
165
166 ath79_setup_ref_clk(ref_rate);
Antony Pavlov5ae5c452016-03-17 06:34:18 +0300167
168 clock_ctrl = __raw_readl(pll_base + AR933X_PLL_CLOCK_CTRL_REG);
169 if (clock_ctrl & AR933X_PLL_CLOCK_CTRL_BYPASS) {
170 ref_div = 1;
171 ninit_mul = 1;
172 out_div = 1;
173
174 cpu_div = 1;
175 ddr_div = 1;
176 ahb_div = 1;
177 } else {
178 u32 cpu_config;
179 u32 t;
180
181 cpu_config = __raw_readl(pll_base + AR933X_PLL_CPU_CONFIG_REG);
182
183 t = (cpu_config >> AR933X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
184 AR933X_PLL_CPU_CONFIG_REFDIV_MASK;
185 ref_div = t;
186
187 ninit_mul = (cpu_config >> AR933X_PLL_CPU_CONFIG_NINT_SHIFT) &
188 AR933X_PLL_CPU_CONFIG_NINT_MASK;
189
190 t = (cpu_config >> AR933X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
191 AR933X_PLL_CPU_CONFIG_OUTDIV_MASK;
192 if (t == 0)
193 t = 1;
194
195 out_div = (1 << t);
196
197 cpu_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_CPU_DIV_SHIFT) &
198 AR933X_PLL_CLOCK_CTRL_CPU_DIV_MASK) + 1;
199
200 ddr_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_DDR_DIV_SHIFT) &
201 AR933X_PLL_CLOCK_CTRL_DDR_DIV_MASK) + 1;
202
203 ahb_div = ((clock_ctrl >> AR933X_PLL_CLOCK_CTRL_AHB_DIV_SHIFT) &
204 AR933X_PLL_CLOCK_CTRL_AHB_DIV_MASK) + 1;
205 }
206
Felix Fietkau9b56e0d2019-01-11 15:22:30 +0100207 ath79_set_ff_clk(ATH79_CLK_CPU, "ref", ninit_mul,
208 ref_div * out_div * cpu_div);
209 ath79_set_ff_clk(ATH79_CLK_DDR, "ref", ninit_mul,
210 ref_div * out_div * ddr_div);
211 ath79_set_ff_clk(ATH79_CLK_AHB, "ref", ninit_mul,
212 ref_div * out_div * ahb_div);
Antony Pavlov5ae5c452016-03-17 06:34:18 +0300213}
214
Gabor Juhos97541cc2012-09-08 14:02:21 +0200215static u32 __init ar934x_get_pll_freq(u32 ref, u32 ref_div, u32 nint, u32 nfrac,
216 u32 frac, u32 out_div)
217{
218 u64 t;
219 u32 ret;
220
Gabor Juhos837f0362013-08-28 10:41:43 +0200221 t = ref;
Gabor Juhos97541cc2012-09-08 14:02:21 +0200222 t *= nint;
223 do_div(t, ref_div);
224 ret = t;
225
Gabor Juhos837f0362013-08-28 10:41:43 +0200226 t = ref;
Gabor Juhos97541cc2012-09-08 14:02:21 +0200227 t *= nfrac;
228 do_div(t, ref_div * frac);
229 ret += t;
230
231 ret /= (1 << out_div);
232 return ret;
233}
234
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100235static void __init ar934x_clocks_init(void __iomem *pll_base)
Gabor Juhos88896122012-03-14 10:45:22 +0100236{
Gabor Juhos6612a682013-08-28 10:41:46 +0200237 unsigned long ref_rate;
238 unsigned long cpu_rate;
239 unsigned long ddr_rate;
240 unsigned long ahb_rate;
Gabor Juhos97541cc2012-09-08 14:02:21 +0200241 u32 pll, out_div, ref_div, nint, nfrac, frac, clk_ctrl, postdiv;
Gabor Juhos88896122012-03-14 10:45:22 +0100242 u32 cpu_pll, ddr_pll;
243 u32 bootstrap;
Gabor Juhos97541cc2012-09-08 14:02:21 +0200244 void __iomem *dpll_base;
245
246 dpll_base = ioremap(AR934X_SRIF_BASE, AR934X_SRIF_SIZE);
Gabor Juhos88896122012-03-14 10:45:22 +0100247
248 bootstrap = ath79_reset_rr(AR934X_RESET_REG_BOOTSTRAP);
Ralf Baechle70342282013-01-22 12:59:30 +0100249 if (bootstrap & AR934X_BOOTSTRAP_REF_CLK_40)
Gabor Juhos6612a682013-08-28 10:41:46 +0200250 ref_rate = 40 * 1000 * 1000;
Gabor Juhos88896122012-03-14 10:45:22 +0100251 else
Gabor Juhos6612a682013-08-28 10:41:46 +0200252 ref_rate = 25 * 1000 * 1000;
Gabor Juhos88896122012-03-14 10:45:22 +0100253
Felix Fietkau8e641752019-01-11 15:22:33 +0100254 ref_rate = ath79_setup_ref_clk(ref_rate);
255
Gabor Juhos97541cc2012-09-08 14:02:21 +0200256 pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL2_REG);
257 if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
258 out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
259 AR934X_SRIF_DPLL2_OUTDIV_MASK;
260 pll = __raw_readl(dpll_base + AR934X_SRIF_CPU_DPLL1_REG);
261 nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
262 AR934X_SRIF_DPLL1_NINT_MASK;
263 nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
264 ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
265 AR934X_SRIF_DPLL1_REFDIV_MASK;
266 frac = 1 << 18;
267 } else {
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100268 pll = __raw_readl(pll_base + AR934X_PLL_CPU_CONFIG_REG);
Gabor Juhos97541cc2012-09-08 14:02:21 +0200269 out_div = (pll >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
270 AR934X_PLL_CPU_CONFIG_OUTDIV_MASK;
271 ref_div = (pll >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
272 AR934X_PLL_CPU_CONFIG_REFDIV_MASK;
273 nint = (pll >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) &
274 AR934X_PLL_CPU_CONFIG_NINT_MASK;
275 nfrac = (pll >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
276 AR934X_PLL_CPU_CONFIG_NFRAC_MASK;
277 frac = 1 << 6;
278 }
Gabor Juhos88896122012-03-14 10:45:22 +0100279
Gabor Juhos6612a682013-08-28 10:41:46 +0200280 cpu_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint,
Gabor Juhos97541cc2012-09-08 14:02:21 +0200281 nfrac, frac, out_div);
Gabor Juhos88896122012-03-14 10:45:22 +0100282
Gabor Juhos97541cc2012-09-08 14:02:21 +0200283 pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL2_REG);
284 if (pll & AR934X_SRIF_DPLL2_LOCAL_PLL) {
285 out_div = (pll >> AR934X_SRIF_DPLL2_OUTDIV_SHIFT) &
286 AR934X_SRIF_DPLL2_OUTDIV_MASK;
287 pll = __raw_readl(dpll_base + AR934X_SRIF_DDR_DPLL1_REG);
288 nint = (pll >> AR934X_SRIF_DPLL1_NINT_SHIFT) &
289 AR934X_SRIF_DPLL1_NINT_MASK;
290 nfrac = pll & AR934X_SRIF_DPLL1_NFRAC_MASK;
291 ref_div = (pll >> AR934X_SRIF_DPLL1_REFDIV_SHIFT) &
292 AR934X_SRIF_DPLL1_REFDIV_MASK;
293 frac = 1 << 18;
294 } else {
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100295 pll = __raw_readl(pll_base + AR934X_PLL_DDR_CONFIG_REG);
Gabor Juhos97541cc2012-09-08 14:02:21 +0200296 out_div = (pll >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
297 AR934X_PLL_DDR_CONFIG_OUTDIV_MASK;
298 ref_div = (pll >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
299 AR934X_PLL_DDR_CONFIG_REFDIV_MASK;
300 nint = (pll >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) &
301 AR934X_PLL_DDR_CONFIG_NINT_MASK;
302 nfrac = (pll >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
303 AR934X_PLL_DDR_CONFIG_NFRAC_MASK;
304 frac = 1 << 10;
305 }
Gabor Juhos88896122012-03-14 10:45:22 +0100306
Gabor Juhos6612a682013-08-28 10:41:46 +0200307 ddr_pll = ar934x_get_pll_freq(ref_rate, ref_div, nint,
Gabor Juhos97541cc2012-09-08 14:02:21 +0200308 nfrac, frac, out_div);
Gabor Juhos88896122012-03-14 10:45:22 +0100309
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100310 clk_ctrl = __raw_readl(pll_base + AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
Gabor Juhos88896122012-03-14 10:45:22 +0100311
312 postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_SHIFT) &
313 AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_POST_DIV_MASK;
314
315 if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPU_PLL_BYPASS)
Gabor Juhos6612a682013-08-28 10:41:46 +0200316 cpu_rate = ref_rate;
Gabor Juhos88896122012-03-14 10:45:22 +0100317 else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_CPUCLK_FROM_CPUPLL)
Gabor Juhos6612a682013-08-28 10:41:46 +0200318 cpu_rate = cpu_pll / (postdiv + 1);
Gabor Juhos88896122012-03-14 10:45:22 +0100319 else
Gabor Juhos6612a682013-08-28 10:41:46 +0200320 cpu_rate = ddr_pll / (postdiv + 1);
Gabor Juhos88896122012-03-14 10:45:22 +0100321
322 postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_SHIFT) &
323 AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_POST_DIV_MASK;
324
325 if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDR_PLL_BYPASS)
Gabor Juhos6612a682013-08-28 10:41:46 +0200326 ddr_rate = ref_rate;
Gabor Juhos88896122012-03-14 10:45:22 +0100327 else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_DDRCLK_FROM_DDRPLL)
Gabor Juhos6612a682013-08-28 10:41:46 +0200328 ddr_rate = ddr_pll / (postdiv + 1);
Gabor Juhos88896122012-03-14 10:45:22 +0100329 else
Gabor Juhos6612a682013-08-28 10:41:46 +0200330 ddr_rate = cpu_pll / (postdiv + 1);
Gabor Juhos88896122012-03-14 10:45:22 +0100331
332 postdiv = (clk_ctrl >> AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_SHIFT) &
333 AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_POST_DIV_MASK;
334
335 if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHB_PLL_BYPASS)
Gabor Juhos6612a682013-08-28 10:41:46 +0200336 ahb_rate = ref_rate;
Gabor Juhos88896122012-03-14 10:45:22 +0100337 else if (clk_ctrl & AR934X_PLL_CPU_DDR_CLK_CTRL_AHBCLK_FROM_DDRPLL)
Gabor Juhos6612a682013-08-28 10:41:46 +0200338 ahb_rate = ddr_pll / (postdiv + 1);
Gabor Juhos88896122012-03-14 10:45:22 +0100339 else
Gabor Juhos6612a682013-08-28 10:41:46 +0200340 ahb_rate = cpu_pll / (postdiv + 1);
341
Felix Fietkau9b56e0d2019-01-11 15:22:30 +0100342 ath79_set_clk(ATH79_CLK_CPU, cpu_rate);
343 ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
344 ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
Gabor Juhos88896122012-03-14 10:45:22 +0100345
Felix Fietkau6810ed32019-01-11 15:22:35 +0100346 clk_ctrl = __raw_readl(pll_base + AR934X_PLL_SWITCH_CLOCK_CONTROL_REG);
347 if (clk_ctrl & AR934X_PLL_SWITCH_CLOCK_CONTROL_MDIO_CLK_SEL)
348 ath79_set_clk(ATH79_CLK_MDIO, 100 * 1000 * 1000);
349
Gabor Juhos97541cc2012-09-08 14:02:21 +0200350 iounmap(dpll_base);
Gabor Juhos88896122012-03-14 10:45:22 +0100351}
352
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100353static void __init qca953x_clocks_init(void __iomem *pll_base)
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200354{
355 unsigned long ref_rate;
356 unsigned long cpu_rate;
357 unsigned long ddr_rate;
358 unsigned long ahb_rate;
359 u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
360 u32 cpu_pll, ddr_pll;
361 u32 bootstrap;
362
363 bootstrap = ath79_reset_rr(QCA953X_RESET_REG_BOOTSTRAP);
364 if (bootstrap & QCA953X_BOOTSTRAP_REF_CLK_40)
365 ref_rate = 40 * 1000 * 1000;
366 else
367 ref_rate = 25 * 1000 * 1000;
368
Felix Fietkau8e641752019-01-11 15:22:33 +0100369 ref_rate = ath79_setup_ref_clk(ref_rate);
370
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100371 pll = __raw_readl(pll_base + QCA953X_PLL_CPU_CONFIG_REG);
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200372 out_div = (pll >> QCA953X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
373 QCA953X_PLL_CPU_CONFIG_OUTDIV_MASK;
374 ref_div = (pll >> QCA953X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
375 QCA953X_PLL_CPU_CONFIG_REFDIV_MASK;
376 nint = (pll >> QCA953X_PLL_CPU_CONFIG_NINT_SHIFT) &
377 QCA953X_PLL_CPU_CONFIG_NINT_MASK;
378 frac = (pll >> QCA953X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
379 QCA953X_PLL_CPU_CONFIG_NFRAC_MASK;
380
381 cpu_pll = nint * ref_rate / ref_div;
382 cpu_pll += frac * (ref_rate >> 6) / ref_div;
383 cpu_pll /= (1 << out_div);
384
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100385 pll = __raw_readl(pll_base + QCA953X_PLL_DDR_CONFIG_REG);
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200386 out_div = (pll >> QCA953X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
387 QCA953X_PLL_DDR_CONFIG_OUTDIV_MASK;
388 ref_div = (pll >> QCA953X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
389 QCA953X_PLL_DDR_CONFIG_REFDIV_MASK;
390 nint = (pll >> QCA953X_PLL_DDR_CONFIG_NINT_SHIFT) &
391 QCA953X_PLL_DDR_CONFIG_NINT_MASK;
392 frac = (pll >> QCA953X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
393 QCA953X_PLL_DDR_CONFIG_NFRAC_MASK;
394
395 ddr_pll = nint * ref_rate / ref_div;
396 ddr_pll += frac * (ref_rate >> 6) / (ref_div << 4);
397 ddr_pll /= (1 << out_div);
398
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100399 clk_ctrl = __raw_readl(pll_base + QCA953X_PLL_CLK_CTRL_REG);
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200400
401 postdiv = (clk_ctrl >> QCA953X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
402 QCA953X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
403
404 if (clk_ctrl & QCA953X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
405 cpu_rate = ref_rate;
406 else if (clk_ctrl & QCA953X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
407 cpu_rate = cpu_pll / (postdiv + 1);
408 else
409 cpu_rate = ddr_pll / (postdiv + 1);
410
411 postdiv = (clk_ctrl >> QCA953X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
412 QCA953X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
413
414 if (clk_ctrl & QCA953X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
415 ddr_rate = ref_rate;
416 else if (clk_ctrl & QCA953X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
417 ddr_rate = ddr_pll / (postdiv + 1);
418 else
419 ddr_rate = cpu_pll / (postdiv + 1);
420
421 postdiv = (clk_ctrl >> QCA953X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
422 QCA953X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
423
424 if (clk_ctrl & QCA953X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
425 ahb_rate = ref_rate;
426 else if (clk_ctrl & QCA953X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
427 ahb_rate = ddr_pll / (postdiv + 1);
428 else
429 ahb_rate = cpu_pll / (postdiv + 1);
430
Felix Fietkau9b56e0d2019-01-11 15:22:30 +0100431 ath79_set_clk(ATH79_CLK_CPU, cpu_rate);
432 ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
433 ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200434}
435
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100436static void __init qca955x_clocks_init(void __iomem *pll_base)
Gabor Juhos41583c02013-02-15 13:38:17 +0000437{
Gabor Juhos6612a682013-08-28 10:41:46 +0200438 unsigned long ref_rate;
439 unsigned long cpu_rate;
440 unsigned long ddr_rate;
441 unsigned long ahb_rate;
Gabor Juhos41583c02013-02-15 13:38:17 +0000442 u32 pll, out_div, ref_div, nint, frac, clk_ctrl, postdiv;
443 u32 cpu_pll, ddr_pll;
444 u32 bootstrap;
445
446 bootstrap = ath79_reset_rr(QCA955X_RESET_REG_BOOTSTRAP);
447 if (bootstrap & QCA955X_BOOTSTRAP_REF_CLK_40)
Gabor Juhos6612a682013-08-28 10:41:46 +0200448 ref_rate = 40 * 1000 * 1000;
Gabor Juhos41583c02013-02-15 13:38:17 +0000449 else
Gabor Juhos6612a682013-08-28 10:41:46 +0200450 ref_rate = 25 * 1000 * 1000;
Gabor Juhos41583c02013-02-15 13:38:17 +0000451
Felix Fietkau8e641752019-01-11 15:22:33 +0100452 ref_rate = ath79_setup_ref_clk(ref_rate);
453
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100454 pll = __raw_readl(pll_base + QCA955X_PLL_CPU_CONFIG_REG);
Gabor Juhos41583c02013-02-15 13:38:17 +0000455 out_div = (pll >> QCA955X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
456 QCA955X_PLL_CPU_CONFIG_OUTDIV_MASK;
457 ref_div = (pll >> QCA955X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
458 QCA955X_PLL_CPU_CONFIG_REFDIV_MASK;
459 nint = (pll >> QCA955X_PLL_CPU_CONFIG_NINT_SHIFT) &
460 QCA955X_PLL_CPU_CONFIG_NINT_MASK;
461 frac = (pll >> QCA955X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
462 QCA955X_PLL_CPU_CONFIG_NFRAC_MASK;
463
Gabor Juhos6612a682013-08-28 10:41:46 +0200464 cpu_pll = nint * ref_rate / ref_div;
465 cpu_pll += frac * ref_rate / (ref_div * (1 << 6));
Gabor Juhos41583c02013-02-15 13:38:17 +0000466 cpu_pll /= (1 << out_div);
467
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100468 pll = __raw_readl(pll_base + QCA955X_PLL_DDR_CONFIG_REG);
Gabor Juhos41583c02013-02-15 13:38:17 +0000469 out_div = (pll >> QCA955X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
470 QCA955X_PLL_DDR_CONFIG_OUTDIV_MASK;
471 ref_div = (pll >> QCA955X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
472 QCA955X_PLL_DDR_CONFIG_REFDIV_MASK;
473 nint = (pll >> QCA955X_PLL_DDR_CONFIG_NINT_SHIFT) &
474 QCA955X_PLL_DDR_CONFIG_NINT_MASK;
475 frac = (pll >> QCA955X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
476 QCA955X_PLL_DDR_CONFIG_NFRAC_MASK;
477
Gabor Juhos6612a682013-08-28 10:41:46 +0200478 ddr_pll = nint * ref_rate / ref_div;
479 ddr_pll += frac * ref_rate / (ref_div * (1 << 10));
Gabor Juhos41583c02013-02-15 13:38:17 +0000480 ddr_pll /= (1 << out_div);
481
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100482 clk_ctrl = __raw_readl(pll_base + QCA955X_PLL_CLK_CTRL_REG);
Gabor Juhos41583c02013-02-15 13:38:17 +0000483
484 postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
485 QCA955X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
486
487 if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
Gabor Juhos6612a682013-08-28 10:41:46 +0200488 cpu_rate = ref_rate;
Gabor Juhos41583c02013-02-15 13:38:17 +0000489 else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
Gabor Juhos6612a682013-08-28 10:41:46 +0200490 cpu_rate = ddr_pll / (postdiv + 1);
Gabor Juhos41583c02013-02-15 13:38:17 +0000491 else
Gabor Juhos6612a682013-08-28 10:41:46 +0200492 cpu_rate = cpu_pll / (postdiv + 1);
Gabor Juhos41583c02013-02-15 13:38:17 +0000493
494 postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
495 QCA955X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
496
497 if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
Gabor Juhos6612a682013-08-28 10:41:46 +0200498 ddr_rate = ref_rate;
Gabor Juhos41583c02013-02-15 13:38:17 +0000499 else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
Gabor Juhos6612a682013-08-28 10:41:46 +0200500 ddr_rate = cpu_pll / (postdiv + 1);
Gabor Juhos41583c02013-02-15 13:38:17 +0000501 else
Gabor Juhos6612a682013-08-28 10:41:46 +0200502 ddr_rate = ddr_pll / (postdiv + 1);
Gabor Juhos41583c02013-02-15 13:38:17 +0000503
504 postdiv = (clk_ctrl >> QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
505 QCA955X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
506
507 if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
Gabor Juhos6612a682013-08-28 10:41:46 +0200508 ahb_rate = ref_rate;
Gabor Juhos41583c02013-02-15 13:38:17 +0000509 else if (clk_ctrl & QCA955X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
Gabor Juhos6612a682013-08-28 10:41:46 +0200510 ahb_rate = ddr_pll / (postdiv + 1);
Gabor Juhos41583c02013-02-15 13:38:17 +0000511 else
Gabor Juhos6612a682013-08-28 10:41:46 +0200512 ahb_rate = cpu_pll / (postdiv + 1);
513
Felix Fietkau9b56e0d2019-01-11 15:22:30 +0100514 ath79_set_clk(ATH79_CLK_CPU, cpu_rate);
515 ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
516 ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
Gabor Juhos41583c02013-02-15 13:38:17 +0000517}
518
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100519static void __init qca956x_clocks_init(void __iomem *pll_base)
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200520{
521 unsigned long ref_rate;
522 unsigned long cpu_rate;
523 unsigned long ddr_rate;
524 unsigned long ahb_rate;
525 u32 pll, out_div, ref_div, nint, hfrac, lfrac, clk_ctrl, postdiv;
526 u32 cpu_pll, ddr_pll;
527 u32 bootstrap;
528
529 /*
530 * QCA956x timer init workaround has to be applied right before setting
531 * up the clock. Else, there will be no jiffies
532 */
533 u32 misc;
534
535 misc = ath79_reset_rr(AR71XX_RESET_REG_MISC_INT_ENABLE);
536 misc |= MISC_INT_MIPS_SI_TIMERINT_MASK;
537 ath79_reset_wr(AR71XX_RESET_REG_MISC_INT_ENABLE, misc);
538
539 bootstrap = ath79_reset_rr(QCA956X_RESET_REG_BOOTSTRAP);
540 if (bootstrap & QCA956X_BOOTSTRAP_REF_CLK_40)
541 ref_rate = 40 * 1000 * 1000;
542 else
543 ref_rate = 25 * 1000 * 1000;
544
Felix Fietkau8e641752019-01-11 15:22:33 +0100545 ref_rate = ath79_setup_ref_clk(ref_rate);
546
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100547 pll = __raw_readl(pll_base + QCA956X_PLL_CPU_CONFIG_REG);
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200548 out_div = (pll >> QCA956X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
549 QCA956X_PLL_CPU_CONFIG_OUTDIV_MASK;
550 ref_div = (pll >> QCA956X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
551 QCA956X_PLL_CPU_CONFIG_REFDIV_MASK;
552
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100553 pll = __raw_readl(pll_base + QCA956X_PLL_CPU_CONFIG1_REG);
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200554 nint = (pll >> QCA956X_PLL_CPU_CONFIG1_NINT_SHIFT) &
555 QCA956X_PLL_CPU_CONFIG1_NINT_MASK;
556 hfrac = (pll >> QCA956X_PLL_CPU_CONFIG1_NFRAC_H_SHIFT) &
557 QCA956X_PLL_CPU_CONFIG1_NFRAC_H_MASK;
558 lfrac = (pll >> QCA956X_PLL_CPU_CONFIG1_NFRAC_L_SHIFT) &
559 QCA956X_PLL_CPU_CONFIG1_NFRAC_L_MASK;
560
561 cpu_pll = nint * ref_rate / ref_div;
562 cpu_pll += (lfrac * ref_rate) / ((ref_div * 25) << 13);
563 cpu_pll += (hfrac >> 13) * ref_rate / ref_div;
564 cpu_pll /= (1 << out_div);
565
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100566 pll = __raw_readl(pll_base + QCA956X_PLL_DDR_CONFIG_REG);
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200567 out_div = (pll >> QCA956X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
568 QCA956X_PLL_DDR_CONFIG_OUTDIV_MASK;
569 ref_div = (pll >> QCA956X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
570 QCA956X_PLL_DDR_CONFIG_REFDIV_MASK;
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100571 pll = __raw_readl(pll_base + QCA956X_PLL_DDR_CONFIG1_REG);
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200572 nint = (pll >> QCA956X_PLL_DDR_CONFIG1_NINT_SHIFT) &
573 QCA956X_PLL_DDR_CONFIG1_NINT_MASK;
574 hfrac = (pll >> QCA956X_PLL_DDR_CONFIG1_NFRAC_H_SHIFT) &
575 QCA956X_PLL_DDR_CONFIG1_NFRAC_H_MASK;
576 lfrac = (pll >> QCA956X_PLL_DDR_CONFIG1_NFRAC_L_SHIFT) &
577 QCA956X_PLL_DDR_CONFIG1_NFRAC_L_MASK;
578
579 ddr_pll = nint * ref_rate / ref_div;
580 ddr_pll += (lfrac * ref_rate) / ((ref_div * 25) << 13);
581 ddr_pll += (hfrac >> 13) * ref_rate / ref_div;
582 ddr_pll /= (1 << out_div);
583
Felix Fietkau9aca5cb2019-01-11 15:22:32 +0100584 clk_ctrl = __raw_readl(pll_base + QCA956X_PLL_CLK_CTRL_REG);
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200585
586 postdiv = (clk_ctrl >> QCA956X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
587 QCA956X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
588
589 if (clk_ctrl & QCA956X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
590 cpu_rate = ref_rate;
591 else if (clk_ctrl & QCA956X_PLL_CLK_CTRL_CPU_DDRCLK_FROM_CPUPLL)
592 cpu_rate = ddr_pll / (postdiv + 1);
593 else
594 cpu_rate = cpu_pll / (postdiv + 1);
595
596 postdiv = (clk_ctrl >> QCA956X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
597 QCA956X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
598
599 if (clk_ctrl & QCA956X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
600 ddr_rate = ref_rate;
601 else if (clk_ctrl & QCA956X_PLL_CLK_CTRL_CPU_DDRCLK_FROM_DDRPLL)
602 ddr_rate = cpu_pll / (postdiv + 1);
603 else
604 ddr_rate = ddr_pll / (postdiv + 1);
605
606 postdiv = (clk_ctrl >> QCA956X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
607 QCA956X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
608
609 if (clk_ctrl & QCA956X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
610 ahb_rate = ref_rate;
611 else if (clk_ctrl & QCA956X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
612 ahb_rate = ddr_pll / (postdiv + 1);
613 else
614 ahb_rate = cpu_pll / (postdiv + 1);
615
Felix Fietkau9b56e0d2019-01-11 15:22:30 +0100616 ath79_set_clk(ATH79_CLK_CPU, cpu_rate);
617 ath79_set_clk(ATH79_CLK_DDR, ddr_rate);
618 ath79_set_clk(ATH79_CLK_AHB, ahb_rate);
Matthias Schifferaf2d1b52018-07-20 13:58:19 +0200619}
620
Alban Bedel6451af02015-05-31 02:18:22 +0200621static void __init ath79_clocks_init_dt(struct device_node *np)
622{
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300623 struct clk *ref_clk;
624 void __iomem *pll_base;
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300625
626 ref_clk = of_clk_get(np, 0);
Felix Fietkau8e641752019-01-11 15:22:33 +0100627 if (!IS_ERR(ref_clk))
628 clks[ATH79_CLK_REF] = ref_clk;
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300629
630 pll_base = of_iomap(np, 0);
631 if (!pll_base) {
Rob Herring7f27b5b2017-07-18 16:42:45 -0500632 pr_err("%pOF: can't map pll registers\n", np);
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300633 goto err_clk;
634 }
635
Felix Fietkaue7eea042019-01-11 15:22:34 +0100636 if (of_device_is_compatible(np, "qca,ar7100-pll"))
637 ar71xx_clocks_init(pll_base);
638 else if (of_device_is_compatible(np, "qca,ar7240-pll") ||
639 of_device_is_compatible(np, "qca,ar9130-pll"))
Felix Fietkau8e641752019-01-11 15:22:33 +0100640 ar724x_clocks_init(pll_base);
Antony Pavlov5ae5c452016-03-17 06:34:18 +0300641 else if (of_device_is_compatible(np, "qca,ar9330-pll"))
Felix Fietkau8e641752019-01-11 15:22:33 +0100642 ar933x_clocks_init(pll_base);
Felix Fietkaue7eea042019-01-11 15:22:34 +0100643 else if (of_device_is_compatible(np, "qca,ar9340-pll"))
644 ar934x_clocks_init(pll_base);
645 else if (of_device_is_compatible(np, "qca,qca9530-pll"))
646 qca953x_clocks_init(pll_base);
647 else if (of_device_is_compatible(np, "qca,qca9550-pll"))
648 qca955x_clocks_init(pll_base);
649 else if (of_device_is_compatible(np, "qca,qca9560-pll"))
650 qca956x_clocks_init(pll_base);
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300651
Felix Fietkau6810ed32019-01-11 15:22:35 +0100652 if (!clks[ATH79_CLK_MDIO])
653 clks[ATH79_CLK_MDIO] = clks[ATH79_CLK_REF];
654
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300655 if (of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data)) {
Rob Herring7f27b5b2017-07-18 16:42:45 -0500656 pr_err("%pOF: could not register clk provider\n", np);
Arvind Yadavb3d91db2017-01-02 15:18:21 +0530657 goto err_iounmap;
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300658 }
659
660 return;
661
Arvind Yadavb3d91db2017-01-02 15:18:21 +0530662err_iounmap:
663 iounmap(pll_base);
664
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300665err_clk:
666 clk_put(ref_clk);
Antony Pavlov3bdf1072016-03-17 06:34:15 +0300667}
Felix Fietkaue7eea042019-01-11 15:22:34 +0100668
669CLK_OF_DECLARE(ar7100_clk, "qca,ar7100-pll", ath79_clocks_init_dt);
670CLK_OF_DECLARE(ar7240_clk, "qca,ar7240-pll", ath79_clocks_init_dt);
671CLK_OF_DECLARE(ar9130_clk, "qca,ar9130-pll", ath79_clocks_init_dt);
672CLK_OF_DECLARE(ar9330_clk, "qca,ar9330-pll", ath79_clocks_init_dt);
673CLK_OF_DECLARE(ar9340_clk, "qca,ar9340-pll", ath79_clocks_init_dt);
674CLK_OF_DECLARE(ar9530_clk, "qca,qca9530-pll", ath79_clocks_init_dt);
675CLK_OF_DECLARE(ar9550_clk, "qca,qca9550-pll", ath79_clocks_init_dt);
676CLK_OF_DECLARE(ar9560_clk, "qca,qca9560-pll", ath79_clocks_init_dt);