blob: 1d7d4cffaefc67d2b17072b677819f58188ebb76 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Marc Zyngier1a89dd92013-01-21 19:36:12 -05002/*
Marc Zyngier50926d82016-05-28 11:27:11 +01003 * Copyright (C) 2015, 2016 ARM Ltd.
Marc Zyngier1a89dd92013-01-21 19:36:12 -05004 */
Marc Zyngier50926d82016-05-28 11:27:11 +01005#ifndef __KVM_ARM_VGIC_H
6#define __KVM_ARM_VGIC_H
Christoffer Dallb18b5772015-11-23 07:20:05 -08007
Andy Shevchenko6c9eeb5f2022-01-04 17:19:40 +02008#include <linux/bits.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -05009#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050010#include <linux/irqreturn.h>
Andy Shevchenko6c9eeb5f2022-01-04 17:19:40 +020011#include <linux/kref.h>
12#include <linux/mutex.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050013#include <linux/spinlock.h>
Marc Zyngierfb5ee362016-09-06 09:28:45 +010014#include <linux/static_key.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050015#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000016#include <kvm/iodev.h>
Andre Przywara424c3382016-07-15 12:43:32 +010017#include <linux/list.h>
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010018#include <linux/jump_label.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050019
Marc Zyngier74fe55d2017-10-27 15:28:38 +010020#include <linux/irqchip/arm-gic-v4.h>
21
Eric Augere25028c2018-05-22 09:55:18 +020022#define VGIC_V3_MAX_CPUS 512
Marc Zyngier50926d82016-05-28 11:27:11 +010023#define VGIC_V2_MAX_CPUS 8
24#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050025#define VGIC_NR_SGIS 16
26#define VGIC_NR_PPIS 16
27#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier50926d82016-05-28 11:27:11 +010028#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
29#define VGIC_MAX_SPI 1019
30#define VGIC_MAX_RESERVED 1023
31#define VGIC_MIN_LPI 8192
Eric Auger180ae7b2016-07-22 16:20:41 +000032#define KVM_IRQCHIP_NUM_PINS (1020 - 32)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010033
Christoffer Dall3cba4af2017-05-02 20:11:49 +020034#define irq_is_ppi(irq) ((irq) >= VGIC_NR_SGIS && (irq) < VGIC_NR_PRIVATE_IRQS)
Christoffer Dallebb127f22017-05-16 19:53:50 +020035#define irq_is_spi(irq) ((irq) >= VGIC_NR_PRIVATE_IRQS && \
36 (irq) <= VGIC_MAX_SPI)
Christoffer Dall3cba4af2017-05-02 20:11:49 +020037
Marc Zyngier1a9b1302013-06-21 11:57:56 +010038enum vgic_type {
39 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010040 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010041};
42
Marc Zyngier50926d82016-05-28 11:27:11 +010043/* same for all guests, as depending only on the _host's_ GIC model */
44struct vgic_global {
45 /* type of the host GIC */
46 enum vgic_type type;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010047
Marc Zyngierca85f622013-06-18 19:17:28 +010048 /* Physical address of vgic virtual cpu interface */
Marc Zyngier50926d82016-05-28 11:27:11 +010049 phys_addr_t vcpu_base;
50
Marc Zyngier1bb32a42017-12-04 16:43:23 +000051 /* GICV mapping, kernel VA */
Marc Zyngierbf8feb32016-09-06 09:28:46 +010052 void __iomem *vcpu_base_va;
Marc Zyngier1bb32a42017-12-04 16:43:23 +000053 /* GICV mapping, HYP VA */
54 void __iomem *vcpu_hyp_va;
Marc Zyngierbf8feb32016-09-06 09:28:46 +010055
Marc Zyngier1bb32a42017-12-04 16:43:23 +000056 /* virtual control interface mapping, kernel VA */
Marc Zyngier50926d82016-05-28 11:27:11 +010057 void __iomem *vctrl_base;
Marc Zyngier1bb32a42017-12-04 16:43:23 +000058 /* virtual control interface mapping, HYP VA */
59 void __iomem *vctrl_hyp;
Marc Zyngier50926d82016-05-28 11:27:11 +010060
61 /* Number of implemented list registers */
62 int nr_lr;
63
64 /* Maintenance IRQ number */
65 unsigned int maint_irq;
66
67 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
68 int max_gic_vcpus;
69
Andre Przywarab5d84ff62014-06-03 10:26:03 +020070 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
Marc Zyngier50926d82016-05-28 11:27:11 +010071 bool can_emulate_gicv2;
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010072
Marc Zyngiere7c48052017-10-27 15:28:37 +010073 /* Hardware has GICv4? */
74 bool has_gicv4;
Marc Zyngierae699ad2020-03-04 20:33:20 +000075 bool has_gicv4_1;
Marc Zyngiere7c48052017-10-27 15:28:37 +010076
Marc Zyngierf6c3e242021-03-15 21:56:47 +000077 /* Pseudo GICv3 from outer space */
78 bool no_hw_deactivation;
79
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010080 /* GIC system register CPU interface */
81 struct static_key_false gicv3_cpuif;
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +053082
83 u32 ich_vtr_el2;
Marc Zyngierca85f622013-06-18 19:17:28 +010084};
85
Marc Zyngier50926d82016-05-28 11:27:11 +010086extern struct vgic_global kvm_vgic_global_state;
87
88#define VGIC_V2_MAX_LRS (1 << 6)
89#define VGIC_V3_MAX_LRS 16
90#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
91
92enum vgic_irq_config {
93 VGIC_CONFIG_EDGE = 0,
94 VGIC_CONFIG_LEVEL
Andre Przywarab26e5fd2014-06-02 16:19:12 +020095};
96
Marc Zyngierdb75f1a2021-03-01 17:39:39 +000097/*
98 * Per-irq ops overriding some common behavious.
99 *
100 * Always called in non-preemptible section and the functions can use
101 * kvm_arm_get_running_vcpu() to get the vcpu pointer for private IRQs.
102 */
103struct irq_ops {
Marc Zyngier354920e2021-03-15 13:11:58 +0000104 /* Per interrupt flags for special-cased interrupts */
105 unsigned long flags;
106
107#define VGIC_IRQ_SW_RESAMPLE BIT(0) /* Clear the active state for resampling */
108
Marc Zyngierdb75f1a2021-03-01 17:39:39 +0000109 /*
110 * Callback function pointer to in-kernel devices that can tell us the
111 * state of the input level of mapped level-triggered IRQ faster than
112 * peaking into the physical GIC.
113 */
114 bool (*get_input_level)(int vintid);
115};
116
Marc Zyngier50926d82016-05-28 11:27:11 +0100117struct vgic_irq {
Julien Thierry8fa3adb2019-01-07 15:06:15 +0000118 raw_spinlock_t irq_lock; /* Protects the content of the struct */
Andre Przywara38024112016-07-15 12:43:33 +0100119 struct list_head lpi_list; /* Used to link all LPIs together */
Marc Zyngier50926d82016-05-28 11:27:11 +0100120 struct list_head ap_list;
121
122 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
123 * SPIs and LPIs: The VCPU whose ap_list
124 * this is queued on.
125 */
126
127 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
128 * be sent to, as a result of the
129 * targets reg (v2) or the
130 * affinity reg (v3).
131 */
132
133 u32 intid; /* Guest visible INTID */
Marc Zyngier50926d82016-05-28 11:27:11 +0100134 bool line_level; /* Level only */
Christoffer Dall8694e4d2017-01-23 14:07:18 +0100135 bool pending_latch; /* The pending latch state used to calculate
136 * the pending state for both level
137 * and edge triggered IRQs. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100138 bool active; /* not used for LPIs */
139 bool enabled;
140 bool hw; /* Tied to HW IRQ */
Andre Przywara5dd4b922016-07-15 12:43:27 +0100141 struct kref refcount; /* Used for LPIs */
Marc Zyngier50926d82016-05-28 11:27:11 +0100142 u32 hwintid; /* HW INTID number */
Eric Auger47bbd312017-10-27 15:28:32 +0100143 unsigned int host_irq; /* linux irq corresponding to hwintid */
Marc Zyngier50926d82016-05-28 11:27:11 +0100144 union {
145 u8 targets; /* GICv2 target VCPUs mask */
146 u32 mpidr; /* GICv3 target VCPU */
147 };
148 u8 source; /* GICv2 SGIs only */
Marc Zyngier53692902018-04-18 10:39:04 +0100149 u8 active_source; /* GICv2 SGIs only */
Marc Zyngier50926d82016-05-28 11:27:11 +0100150 u8 priority;
Christoffer Dall8df3c8f2018-07-16 15:06:21 +0200151 u8 group; /* 0 == group 0, 1 == group 1 */
Marc Zyngier50926d82016-05-28 11:27:11 +0100152 enum vgic_irq_config config; /* Level or edge */
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200153
Marc Zyngierdb75f1a2021-03-01 17:39:39 +0000154 struct irq_ops *ops;
Christoffer Dallb6909a62017-10-27 19:30:09 +0200155
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200156 void *owner; /* Opaque pointer to reserve an interrupt
157 for in-kernel devices. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100158};
159
Marc Zyngier354920e2021-03-15 13:11:58 +0000160static inline bool vgic_irq_needs_resampling(struct vgic_irq *irq)
161{
162 return irq->ops && (irq->ops->flags & VGIC_IRQ_SW_RESAMPLE);
163}
164
Marc Zyngier50926d82016-05-28 11:27:11 +0100165struct vgic_register_region;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100166struct vgic_its;
167
168enum iodev_type {
169 IODEV_CPUIF,
170 IODEV_DIST,
171 IODEV_REDIST,
172 IODEV_ITS
173};
Marc Zyngier50926d82016-05-28 11:27:11 +0100174
Andre Przywara6777f772015-03-26 14:39:34 +0000175struct vgic_io_device {
Marc Zyngier50926d82016-05-28 11:27:11 +0100176 gpa_t base_addr;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100177 union {
178 struct kvm_vcpu *redist_vcpu;
179 struct vgic_its *its;
180 };
Marc Zyngier50926d82016-05-28 11:27:11 +0100181 const struct vgic_register_region *regions;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100182 enum iodev_type iodev_type;
Marc Zyngier50926d82016-05-28 11:27:11 +0100183 int nr_regions;
Andre Przywara6777f772015-03-26 14:39:34 +0000184 struct kvm_io_device dev;
185};
186
Andre Przywara59c5ab42016-07-15 12:43:30 +0100187struct vgic_its {
188 /* The base address of the ITS control register frame */
189 gpa_t vgic_its_base;
190
191 bool enabled;
192 struct vgic_io_device iodev;
Marc Zyngierbb717642016-07-17 21:35:07 +0100193 struct kvm_device *dev;
Andre Przywara424c3382016-07-15 12:43:32 +0100194
195 /* These registers correspond to GITS_BASER{0,1} */
196 u64 baser_device_table;
197 u64 baser_coll_table;
198
199 /* Protects the command queue */
200 struct mutex cmd_lock;
201 u64 cbaser;
202 u32 creadr;
203 u32 cwriter;
204
Eric Auger71afe472017-04-13 09:06:20 +0200205 /* migration ABI revision in use */
206 u32 abi_rev;
207
Andre Przywara424c3382016-07-15 12:43:32 +0100208 /* Protects the device and collection lists */
209 struct mutex its_lock;
210 struct list_head device_list;
211 struct list_head collection_list;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100212};
213
Christoffer Dall10f92c42017-01-17 23:09:13 +0100214struct vgic_state_iter;
215
Eric Augerdbd97332018-05-22 09:55:08 +0200216struct vgic_redist_region {
217 u32 index;
218 gpa_t base;
219 u32 count; /* number of redistributors or 0 if single region */
220 u32 free_index; /* index of the next free redistributor */
221 struct list_head list;
222};
223
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500224struct vgic_dist {
Marc Zyngierf982cf42014-05-15 10:03:25 +0100225 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500226 bool ready;
Marc Zyngier50926d82016-05-28 11:27:11 +0100227 bool initialized;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500228
Andre Przywara598921362014-06-03 09:33:10 +0200229 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
230 u32 vgic_model;
231
Christoffer Dallaa075b02018-07-16 15:06:19 +0200232 /* Implementation revision as reported in the GICD_IIDR */
233 u32 implementation_rev;
Marc Zyngier49a1a2c2022-04-05 19:23:27 +0100234#define KVM_VGIC_IMP_REV_2 2 /* GICv2 restorable groups */
235#define KVM_VGIC_IMP_REV_3 3 /* GICv3 GICR_CTLR.{IW,CES,RWP} */
236#define KVM_VGIC_IMP_REV_LATEST KVM_VGIC_IMP_REV_3
Christoffer Dallaa075b02018-07-16 15:06:19 +0200237
Christoffer Dall32f87772018-07-16 15:06:26 +0200238 /* Userspace can write to GICv2 IGROUPR */
239 bool v2_groups_user_writable;
240
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100241 /* Do injected MSIs require an additional device ID? */
242 bool msis_require_devid;
243
Marc Zyngier50926d82016-05-28 11:27:11 +0100244 int nr_spis;
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100245
Marc Zyngier50926d82016-05-28 11:27:11 +0100246 /* base addresses in guest physical address space: */
247 gpa_t vgic_dist_base; /* distributor */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200248 union {
Marc Zyngier50926d82016-05-28 11:27:11 +0100249 /* either a GICv2 CPU interface */
250 gpa_t vgic_cpu_base;
251 /* or a number of GICv3 redistributor regions */
Eric Augerdbd97332018-05-22 09:55:08 +0200252 struct list_head rd_regions;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200253 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500254
Marc Zyngier50926d82016-05-28 11:27:11 +0100255 /* distributor enabled */
256 bool enabled;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500257
Marc Zyngierbacf2c62020-03-04 20:33:26 +0000258 /* Wants SGIs without active state */
259 bool nassgireq;
260
Marc Zyngier50926d82016-05-28 11:27:11 +0100261 struct vgic_irq *spis;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500262
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000263 struct vgic_io_device dist_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100264
Andre Przywara1085fdc2016-07-15 12:43:31 +0100265 bool has_its;
266
Andre Przywara0aa1de52016-07-15 12:43:29 +0100267 /*
268 * Contains the attributes and gpa of the LPI configuration table.
269 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
270 * one address across all redistributors.
Zenghui Yubad36e42019-10-29 15:19:18 +0800271 * GICv3 spec: IHI 0069E 6.1.1 "LPI Configuration tables"
Andre Przywara0aa1de52016-07-15 12:43:29 +0100272 */
273 u64 propbaser;
Andre Przywara38024112016-07-15 12:43:33 +0100274
275 /* Protects the lpi_list and the count value below. */
Julien Thierryfc3bc472019-01-07 15:06:16 +0000276 raw_spinlock_t lpi_list_lock;
Andre Przywara38024112016-07-15 12:43:33 +0100277 struct list_head lpi_list_head;
278 int lpi_list_count;
Christoffer Dall10f92c42017-01-17 23:09:13 +0100279
Marc Zyngier24cab822019-03-18 10:13:01 +0000280 /* LPI translation cache */
281 struct list_head lpi_translation_cache;
282
Christoffer Dall10f92c42017-01-17 23:09:13 +0100283 /* used by vgic-debug */
284 struct vgic_state_iter *iter;
Marc Zyngier74fe55d2017-10-27 15:28:38 +0100285
286 /*
287 * GICv4 ITS per-VM data, containing the IRQ domain, the VPE
288 * array, the property table pointer as well as allocation
289 * data. This essentially ties the Linux IRQ core and ITS
290 * together, and avoids leaking KVM's data structures anywhere
291 * else.
292 */
293 struct its_vm its_vm;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500294};
295
Marc Zyngiereede8212013-05-30 10:20:36 +0100296struct vgic_v2_cpu_if {
297 u32 vgic_hcr;
298 u32 vgic_vmcr;
Marc Zyngiereede8212013-05-30 10:20:36 +0100299 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000300 u32 vgic_lr[VGIC_V2_MAX_LRS];
Christoffer Dallfc5d1f12018-12-01 08:41:28 -0800301
302 unsigned int used_lrs;
Marc Zyngiereede8212013-05-30 10:20:36 +0100303};
304
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100305struct vgic_v3_cpu_if {
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100306 u32 vgic_hcr;
307 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200308 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100309 u32 vgic_ap0r[4];
310 u32 vgic_ap1r[4];
311 u64 vgic_lr[VGIC_V3_MAX_LRS];
Marc Zyngier74fe55d2017-10-27 15:28:38 +0100312
313 /*
314 * GICv4 ITS per-VPE data, containing the doorbell IRQ, the
315 * pending table pointer, the its_vm pointer and a few other
316 * HW specific things. As for the its_vm structure, this is
317 * linking the Linux IRQ subsystem and the ITS together.
318 */
319 struct its_vpe its_vpe;
Christoffer Dallfc5d1f12018-12-01 08:41:28 -0800320
321 unsigned int used_lrs;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100322};
323
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500324struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500325 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100326 union {
327 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100328 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100329 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100330
Marc Zyngier50926d82016-05-28 11:27:11 +0100331 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000332
Julien Thierrye08d8d22019-01-07 15:06:17 +0000333 raw_spinlock_t ap_list_lock; /* Protects the ap_list */
Marc Zyngier50926d82016-05-28 11:27:11 +0100334
335 /*
336 * List of IRQs that this VCPU should consider because they are either
337 * Active or Pending (hence the name; AP list), or because they recently
338 * were one of the two and need to be migrated off this list to another
339 * VCPU.
340 */
341 struct list_head ap_list_head;
342
Andre Przywara8f6cdc12016-07-15 12:43:22 +0100343 /*
344 * Members below are used with GICv3 emulation only and represent
345 * parts of the redistributor.
346 */
347 struct vgic_io_device rd_iodev;
Eric Augerdbd97332018-05-22 09:55:08 +0200348 struct vgic_redist_region *rdreg;
Eric Auger28e9d4b2021-04-05 18:39:40 +0200349 u32 rdreg_index;
Marc Zyngier4645d112022-04-05 19:23:26 +0100350 atomic_t syncr_busy;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100351
352 /* Contains the attributes and gpa of the LPI pending tables. */
353 u64 pendbaser;
Marc Zyngier948284682022-04-05 19:23:25 +0100354 /* GICR_CTLR.{ENABLE_LPIS,RWP} */
355 atomic_t ctlr;
Vijaya Kumar Kd017d7b2017-01-26 19:50:51 +0530356
357 /* Cache guest priority bits */
358 u32 num_pri_bits;
359
360 /* Cache guest interrupt ID bits */
361 u32 num_id_bits;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500362};
363
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100364extern struct static_key_false vgic_v2_cpuif_trap;
Marc Zyngier59da1cb2017-06-09 12:49:33 +0100365extern struct static_key_false vgic_v3_cpuif_trap;
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100366
Marc Zyngier9f968c92022-07-05 14:34:33 +0100367int kvm_set_legacy_vgic_v2_addr(struct kvm *kvm, struct kvm_arm_device_addr *dev_addr);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100368void kvm_vgic_early_init(struct kvm *kvm);
Christoffer Dall1aab6f42017-05-08 12:30:24 +0200369int kvm_vgic_vcpu_init(struct kvm_vcpu *vcpu);
Andre Przywara598921362014-06-03 09:33:10 +0200370int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100371void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100372void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier50926d82016-05-28 11:27:11 +0100373int kvm_vgic_map_resources(struct kvm *kvm);
374int kvm_vgic_hyp_init(void);
Christoffer Dall5b0d2cc2017-03-18 13:56:56 +0100375void kvm_vgic_init_cpu_hardware(void);
Marc Zyngier50926d82016-05-28 11:27:11 +0100376
377int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
Christoffer Dallcb3f0ad2017-05-16 12:41:18 +0200378 bool level, void *owner);
Eric Auger47bbd312017-10-27 15:28:32 +0100379int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, unsigned int host_irq,
Marc Zyngierdb75f1a2021-03-01 17:39:39 +0000380 u32 vintid, struct irq_ops *ops);
Eric Auger47bbd312017-10-27 15:28:32 +0100381int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int vintid);
382bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int vintid);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500383
Marc Zyngier50926d82016-05-28 11:27:11 +0100384int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
385
Christoffer Dall328e56642016-03-24 11:21:04 +0100386void kvm_vgic_load(struct kvm_vcpu *vcpu);
387void kvm_vgic_put(struct kvm_vcpu *vcpu);
Marc Zyngier5eeaf102019-08-02 10:28:32 +0100388void kvm_vgic_vmcr_sync(struct kvm_vcpu *vcpu);
Christoffer Dall328e56642016-03-24 11:21:04 +0100389
Marc Zyngierf982cf42014-05-15 10:03:25 +0100390#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Marc Zyngier50926d82016-05-28 11:27:11 +0100391#define vgic_initialized(k) ((k)->arch.vgic.initialized)
Christoffer Dallc52edf52014-12-09 14:28:09 +0100392#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700393#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
Marc Zyngier50926d82016-05-28 11:27:11 +0100394 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500395
Marc Zyngier50926d82016-05-28 11:27:11 +0100396bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
397void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
398void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
Christoffer Dall413aa802018-03-05 11:36:38 +0100399void kvm_vgic_reset_mapped_irq(struct kvm_vcpu *vcpu, u32 vintid);
Marc Zyngier50926d82016-05-28 11:27:11 +0100400
Marc Zyngier6249f2a2018-08-06 12:51:19 +0100401void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg, bool allow_group1);
Marc Zyngier8f186d52014-02-04 18:13:03 +0000402
Marc Zyngier50926d82016-05-28 11:27:11 +0100403/**
404 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
405 *
406 * The host's GIC naturally limits the maximum amount of VCPUs a guest
407 * can use.
408 */
409static inline int kvm_vgic_get_max_vcpus(void)
410{
411 return kvm_vgic_global_state.max_gic_vcpus;
412}
413
Eric Auger180ae7b2016-07-22 16:20:41 +0000414/**
415 * kvm_vgic_setup_default_irq_routing:
416 * Setup a default flat gsi routing table mapping all SPIs
417 */
418int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
419
Christoffer Dallc6ccd302017-05-04 13:24:20 +0200420int kvm_vgic_set_owner(struct kvm_vcpu *vcpu, unsigned int intid, void *owner);
421
Marc Zyngier196b1362017-10-27 15:28:39 +0100422struct kvm_kernel_irq_routing_entry;
423
424int kvm_vgic_v4_set_forwarding(struct kvm *kvm, int irq,
425 struct kvm_kernel_irq_routing_entry *irq_entry);
426
427int kvm_vgic_v4_unset_forwarding(struct kvm *kvm, int irq,
428 struct kvm_kernel_irq_routing_entry *irq_entry);
429
Marc Zyngier8e01d9a2019-10-27 14:41:59 +0000430int vgic_v4_load(struct kvm_vcpu *vcpu);
Shenming Lu57e3ceb2020-11-28 22:18:57 +0800431void vgic_v4_commit(struct kvm_vcpu *vcpu);
Marc Zyngier3d2d0512023-07-13 08:06:57 +0100432int vgic_v4_put(struct kvm_vcpu *vcpu);
Marc Zyngierdf9ba952017-10-27 15:28:49 +0100433
Marc Zyngier50926d82016-05-28 11:27:11 +0100434#endif /* __KVM_ARM_VGIC_H */