blob: 3b39461d58b3c53a5afe67c5d0832d0594e5173c [file] [log] [blame]
Thomas Gleixner59899842019-05-20 19:08:04 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05302/*
3 * Xilinx Zynq UltraScale+ MPSoC Quad-SPI (QSPI) controller driver
4 * (master mode only)
5 *
6 * Copyright (C) 2009 - 2015 Xilinx, Inc.
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05307 */
8
9#include <linux/clk.h>
10#include <linux/delay.h>
11#include <linux/dma-mapping.h>
12#include <linux/dmaengine.h>
Olof Johanssonab7b7c72019-04-29 09:15:14 -070013#include <linux/firmware/xlnx-zynqmp.h>
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +053014#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/module.h>
17#include <linux/of_irq.h>
18#include <linux/of_address.h>
19#include <linux/platform_device.h>
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +053020#include <linux/pm_runtime.h>
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +053021#include <linux/spi/spi.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +020024#include <linux/spi/spi-mem.h>
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +053025
26/* Generic QSPI register offsets */
27#define GQSPI_CONFIG_OFST 0x00000100
28#define GQSPI_ISR_OFST 0x00000104
29#define GQSPI_IDR_OFST 0x0000010C
30#define GQSPI_IER_OFST 0x00000108
31#define GQSPI_IMASK_OFST 0x00000110
32#define GQSPI_EN_OFST 0x00000114
33#define GQSPI_TXD_OFST 0x0000011C
34#define GQSPI_RXD_OFST 0x00000120
35#define GQSPI_TX_THRESHOLD_OFST 0x00000128
36#define GQSPI_RX_THRESHOLD_OFST 0x0000012C
37#define GQSPI_LPBK_DLY_ADJ_OFST 0x00000138
38#define GQSPI_GEN_FIFO_OFST 0x00000140
39#define GQSPI_SEL_OFST 0x00000144
40#define GQSPI_GF_THRESHOLD_OFST 0x00000150
41#define GQSPI_FIFO_CTRL_OFST 0x0000014C
42#define GQSPI_QSPIDMA_DST_CTRL_OFST 0x0000080C
43#define GQSPI_QSPIDMA_DST_SIZE_OFST 0x00000804
44#define GQSPI_QSPIDMA_DST_STS_OFST 0x00000808
45#define GQSPI_QSPIDMA_DST_I_STS_OFST 0x00000814
46#define GQSPI_QSPIDMA_DST_I_EN_OFST 0x00000818
47#define GQSPI_QSPIDMA_DST_I_DIS_OFST 0x0000081C
48#define GQSPI_QSPIDMA_DST_I_MASK_OFST 0x00000820
49#define GQSPI_QSPIDMA_DST_ADDR_OFST 0x00000800
50#define GQSPI_QSPIDMA_DST_ADDR_MSB_OFST 0x00000828
51
52/* GQSPI register bit masks */
53#define GQSPI_SEL_MASK 0x00000001
54#define GQSPI_EN_MASK 0x00000001
55#define GQSPI_LPBK_DLY_ADJ_USE_LPBK_MASK 0x00000020
56#define GQSPI_ISR_WR_TO_CLR_MASK 0x00000002
57#define GQSPI_IDR_ALL_MASK 0x00000FBE
58#define GQSPI_CFG_MODE_EN_MASK 0xC0000000
59#define GQSPI_CFG_GEN_FIFO_START_MODE_MASK 0x20000000
60#define GQSPI_CFG_ENDIAN_MASK 0x04000000
61#define GQSPI_CFG_EN_POLL_TO_MASK 0x00100000
62#define GQSPI_CFG_WP_HOLD_MASK 0x00080000
63#define GQSPI_CFG_BAUD_RATE_DIV_MASK 0x00000038
64#define GQSPI_CFG_CLK_PHA_MASK 0x00000004
65#define GQSPI_CFG_CLK_POL_MASK 0x00000002
66#define GQSPI_CFG_START_GEN_FIFO_MASK 0x10000000
67#define GQSPI_GENFIFO_IMM_DATA_MASK 0x000000FF
68#define GQSPI_GENFIFO_DATA_XFER 0x00000100
69#define GQSPI_GENFIFO_EXP 0x00000200
70#define GQSPI_GENFIFO_MODE_SPI 0x00000400
71#define GQSPI_GENFIFO_MODE_DUALSPI 0x00000800
72#define GQSPI_GENFIFO_MODE_QUADSPI 0x00000C00
73#define GQSPI_GENFIFO_MODE_MASK 0x00000C00
74#define GQSPI_GENFIFO_CS_LOWER 0x00001000
75#define GQSPI_GENFIFO_CS_UPPER 0x00002000
76#define GQSPI_GENFIFO_BUS_LOWER 0x00004000
77#define GQSPI_GENFIFO_BUS_UPPER 0x00008000
78#define GQSPI_GENFIFO_BUS_BOTH 0x0000C000
79#define GQSPI_GENFIFO_BUS_MASK 0x0000C000
80#define GQSPI_GENFIFO_TX 0x00010000
81#define GQSPI_GENFIFO_RX 0x00020000
82#define GQSPI_GENFIFO_STRIPE 0x00040000
83#define GQSPI_GENFIFO_POLL 0x00080000
84#define GQSPI_GENFIFO_EXP_START 0x00000100
85#define GQSPI_FIFO_CTRL_RST_RX_FIFO_MASK 0x00000004
86#define GQSPI_FIFO_CTRL_RST_TX_FIFO_MASK 0x00000002
87#define GQSPI_FIFO_CTRL_RST_GEN_FIFO_MASK 0x00000001
88#define GQSPI_ISR_RXEMPTY_MASK 0x00000800
89#define GQSPI_ISR_GENFIFOFULL_MASK 0x00000400
90#define GQSPI_ISR_GENFIFONOT_FULL_MASK 0x00000200
91#define GQSPI_ISR_TXEMPTY_MASK 0x00000100
92#define GQSPI_ISR_GENFIFOEMPTY_MASK 0x00000080
93#define GQSPI_ISR_RXFULL_MASK 0x00000020
94#define GQSPI_ISR_RXNEMPTY_MASK 0x00000010
95#define GQSPI_ISR_TXFULL_MASK 0x00000008
96#define GQSPI_ISR_TXNOT_FULL_MASK 0x00000004
97#define GQSPI_ISR_POLL_TIME_EXPIRE_MASK 0x00000002
98#define GQSPI_IER_TXNOT_FULL_MASK 0x00000004
99#define GQSPI_IER_RXEMPTY_MASK 0x00000800
100#define GQSPI_IER_POLL_TIME_EXPIRE_MASK 0x00000002
101#define GQSPI_IER_RXNEMPTY_MASK 0x00000010
102#define GQSPI_IER_GENFIFOEMPTY_MASK 0x00000080
103#define GQSPI_IER_TXEMPTY_MASK 0x00000100
104#define GQSPI_QSPIDMA_DST_INTR_ALL_MASK 0x000000FE
105#define GQSPI_QSPIDMA_DST_STS_WTC 0x0000E000
106#define GQSPI_CFG_MODE_EN_DMA_MASK 0x80000000
107#define GQSPI_ISR_IDR_MASK 0x00000994
108#define GQSPI_QSPIDMA_DST_I_EN_DONE_MASK 0x00000002
109#define GQSPI_QSPIDMA_DST_I_STS_DONE_MASK 0x00000002
110#define GQSPI_IRQ_MASK 0x00000980
111
112#define GQSPI_CFG_BAUD_RATE_DIV_SHIFT 3
113#define GQSPI_GENFIFO_CS_SETUP 0x4
114#define GQSPI_GENFIFO_CS_HOLD 0x3
115#define GQSPI_TXD_DEPTH 64
116#define GQSPI_RX_FIFO_THRESHOLD 32
117#define GQSPI_RX_FIFO_FILL (GQSPI_RX_FIFO_THRESHOLD * 4)
118#define GQSPI_TX_FIFO_THRESHOLD_RESET_VAL 32
119#define GQSPI_TX_FIFO_FILL (GQSPI_TXD_DEPTH -\
120 GQSPI_TX_FIFO_THRESHOLD_RESET_VAL)
121#define GQSPI_GEN_FIFO_THRESHOLD_RESET_VAL 0X10
122#define GQSPI_QSPIDMA_DST_CTRL_RESET_VAL 0x803FFA00
123#define GQSPI_SELECT_FLASH_CS_LOWER 0x1
124#define GQSPI_SELECT_FLASH_CS_UPPER 0x2
125#define GQSPI_SELECT_FLASH_CS_BOTH 0x3
126#define GQSPI_SELECT_FLASH_BUS_LOWER 0x1
127#define GQSPI_SELECT_FLASH_BUS_UPPER 0x2
128#define GQSPI_SELECT_FLASH_BUS_BOTH 0x3
129#define GQSPI_BAUD_DIV_MAX 7 /* Baud rate divisor maximum */
130#define GQSPI_BAUD_DIV_SHIFT 2 /* Baud rate divisor shift */
131#define GQSPI_SELECT_MODE_SPI 0x1
132#define GQSPI_SELECT_MODE_DUALSPI 0x2
133#define GQSPI_SELECT_MODE_QUADSPI 0x4
134#define GQSPI_DMA_UNALIGN 0x3
135#define GQSPI_DEFAULT_NUM_CS 1 /* Default number of chip selects */
136
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +0530137#define SPI_AUTOSUSPEND_TIMEOUT 3000
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530138enum mode_type {GQSPI_MODE_IO, GQSPI_MODE_DMA};
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530139
140/**
141 * struct zynqmp_qspi - Defines qspi driver instance
142 * @regs: Virtual address of the QSPI controller registers
143 * @refclk: Pointer to the peripheral clock
144 * @pclk: Pointer to the APB clock
145 * @irq: IRQ number
146 * @dev: Pointer to struct device
147 * @txbuf: Pointer to the TX buffer
148 * @rxbuf: Pointer to the RX buffer
149 * @bytes_to_transfer: Number of bytes left to transfer
150 * @bytes_to_receive: Number of bytes left to receive
151 * @genfifocs: Used for chip select
152 * @genfifobus: Used to select the upper or lower bus
153 * @dma_rx_bytes: Remaining bytes to receive by DMA mode
154 * @dma_addr: DMA address after mapping the kernel buffer
155 * @genfifoentry: Used for storing the genfifoentry instruction.
156 * @mode: Defines the mode in which QSPI is operating
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200157 * @data_completion: completion structure
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530158 */
159struct zynqmp_qspi {
160 void __iomem *regs;
161 struct clk *refclk;
162 struct clk *pclk;
163 int irq;
164 struct device *dev;
165 const void *txbuf;
166 void *rxbuf;
167 int bytes_to_transfer;
168 int bytes_to_receive;
169 u32 genfifocs;
170 u32 genfifobus;
171 u32 dma_rx_bytes;
172 dma_addr_t dma_addr;
173 u32 genfifoentry;
174 enum mode_type mode;
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200175 struct completion data_completion;
Quanyang Wanga0f65be2021-04-08 12:02:21 +0800176 struct mutex op_lock;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530177};
178
179/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200180 * zynqmp_gqspi_read - For GQSPI controller read operation
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530181 * @xqspi: Pointer to the zynqmp_qspi structure
182 * @offset: Offset from where to read
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200183 * Return: Value at the offset
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530184 */
185static u32 zynqmp_gqspi_read(struct zynqmp_qspi *xqspi, u32 offset)
186{
187 return readl_relaxed(xqspi->regs + offset);
188}
189
190/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200191 * zynqmp_gqspi_write - For GQSPI controller write operation
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530192 * @xqspi: Pointer to the zynqmp_qspi structure
193 * @offset: Offset where to write
194 * @val: Value to be written
195 */
196static inline void zynqmp_gqspi_write(struct zynqmp_qspi *xqspi, u32 offset,
197 u32 val)
198{
199 writel_relaxed(val, (xqspi->regs + offset));
200}
201
202/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200203 * zynqmp_gqspi_selectslave - For selection of slave device
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530204 * @instanceptr: Pointer to the zynqmp_qspi structure
Lee Jones4b42b0b2020-07-17 14:54:20 +0100205 * @slavecs: For chip select
206 * @slavebus: To check which bus is selected- upper or lower
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530207 */
208static void zynqmp_gqspi_selectslave(struct zynqmp_qspi *instanceptr,
209 u8 slavecs, u8 slavebus)
210{
211 /*
212 * Bus and CS lines selected here will be updated in the instance and
213 * used for subsequent GENFIFO entries during transfer.
214 */
215
216 /* Choose slave select line */
217 switch (slavecs) {
218 case GQSPI_SELECT_FLASH_CS_BOTH:
219 instanceptr->genfifocs = GQSPI_GENFIFO_CS_LOWER |
220 GQSPI_GENFIFO_CS_UPPER;
Dan Carpenter861a4812015-06-24 17:31:33 +0300221 break;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530222 case GQSPI_SELECT_FLASH_CS_UPPER:
223 instanceptr->genfifocs = GQSPI_GENFIFO_CS_UPPER;
224 break;
225 case GQSPI_SELECT_FLASH_CS_LOWER:
226 instanceptr->genfifocs = GQSPI_GENFIFO_CS_LOWER;
227 break;
228 default:
229 dev_warn(instanceptr->dev, "Invalid slave select\n");
230 }
231
232 /* Choose the bus */
233 switch (slavebus) {
234 case GQSPI_SELECT_FLASH_BUS_BOTH:
235 instanceptr->genfifobus = GQSPI_GENFIFO_BUS_LOWER |
236 GQSPI_GENFIFO_BUS_UPPER;
237 break;
238 case GQSPI_SELECT_FLASH_BUS_UPPER:
239 instanceptr->genfifobus = GQSPI_GENFIFO_BUS_UPPER;
240 break;
241 case GQSPI_SELECT_FLASH_BUS_LOWER:
242 instanceptr->genfifobus = GQSPI_GENFIFO_BUS_LOWER;
243 break;
244 default:
245 dev_warn(instanceptr->dev, "Invalid slave bus\n");
246 }
247}
248
249/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200250 * zynqmp_qspi_init_hw - Initialize the hardware
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530251 * @xqspi: Pointer to the zynqmp_qspi structure
252 *
253 * The default settings of the QSPI controller's configurable parameters on
254 * reset are
255 * - Master mode
256 * - TX threshold set to 1
257 * - RX threshold set to 1
258 * - Flash memory interface mode enabled
259 * This function performs the following actions
260 * - Disable and clear all the interrupts
261 * - Enable manual slave select
262 * - Enable manual start
263 * - Deselect all the chip select lines
264 * - Set the little endian mode of TX FIFO and
265 * - Enable the QSPI controller
266 */
267static void zynqmp_qspi_init_hw(struct zynqmp_qspi *xqspi)
268{
269 u32 config_reg;
270
271 /* Select the GQSPI mode */
272 zynqmp_gqspi_write(xqspi, GQSPI_SEL_OFST, GQSPI_SEL_MASK);
273 /* Clear and disable interrupts */
274 zynqmp_gqspi_write(xqspi, GQSPI_ISR_OFST,
275 zynqmp_gqspi_read(xqspi, GQSPI_ISR_OFST) |
276 GQSPI_ISR_WR_TO_CLR_MASK);
277 /* Clear the DMA STS */
278 zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_I_STS_OFST,
279 zynqmp_gqspi_read(xqspi,
280 GQSPI_QSPIDMA_DST_I_STS_OFST));
281 zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_STS_OFST,
282 zynqmp_gqspi_read(xqspi,
283 GQSPI_QSPIDMA_DST_STS_OFST) |
284 GQSPI_QSPIDMA_DST_STS_WTC);
285 zynqmp_gqspi_write(xqspi, GQSPI_IDR_OFST, GQSPI_IDR_ALL_MASK);
286 zynqmp_gqspi_write(xqspi,
287 GQSPI_QSPIDMA_DST_I_DIS_OFST,
288 GQSPI_QSPIDMA_DST_INTR_ALL_MASK);
289 /* Disable the GQSPI */
290 zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, 0x0);
291 config_reg = zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST);
292 config_reg &= ~GQSPI_CFG_MODE_EN_MASK;
293 /* Manual start */
294 config_reg |= GQSPI_CFG_GEN_FIFO_START_MODE_MASK;
295 /* Little endian by default */
296 config_reg &= ~GQSPI_CFG_ENDIAN_MASK;
297 /* Disable poll time out */
298 config_reg &= ~GQSPI_CFG_EN_POLL_TO_MASK;
299 /* Set hold bit */
300 config_reg |= GQSPI_CFG_WP_HOLD_MASK;
301 /* Clear pre-scalar by default */
302 config_reg &= ~GQSPI_CFG_BAUD_RATE_DIV_MASK;
303 /* CPHA 0 */
304 config_reg &= ~GQSPI_CFG_CLK_PHA_MASK;
305 /* CPOL 0 */
306 config_reg &= ~GQSPI_CFG_CLK_POL_MASK;
307 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST, config_reg);
308
309 /* Clear the TX and RX FIFO */
310 zynqmp_gqspi_write(xqspi, GQSPI_FIFO_CTRL_OFST,
311 GQSPI_FIFO_CTRL_RST_RX_FIFO_MASK |
312 GQSPI_FIFO_CTRL_RST_TX_FIFO_MASK |
313 GQSPI_FIFO_CTRL_RST_GEN_FIFO_MASK);
314 /* Set by default to allow for high frequencies */
315 zynqmp_gqspi_write(xqspi, GQSPI_LPBK_DLY_ADJ_OFST,
316 zynqmp_gqspi_read(xqspi, GQSPI_LPBK_DLY_ADJ_OFST) |
317 GQSPI_LPBK_DLY_ADJ_USE_LPBK_MASK);
318 /* Reset thresholds */
319 zynqmp_gqspi_write(xqspi, GQSPI_TX_THRESHOLD_OFST,
320 GQSPI_TX_FIFO_THRESHOLD_RESET_VAL);
321 zynqmp_gqspi_write(xqspi, GQSPI_RX_THRESHOLD_OFST,
322 GQSPI_RX_FIFO_THRESHOLD);
323 zynqmp_gqspi_write(xqspi, GQSPI_GF_THRESHOLD_OFST,
324 GQSPI_GEN_FIFO_THRESHOLD_RESET_VAL);
325 zynqmp_gqspi_selectslave(xqspi,
326 GQSPI_SELECT_FLASH_CS_LOWER,
327 GQSPI_SELECT_FLASH_BUS_LOWER);
328 /* Initialize DMA */
329 zynqmp_gqspi_write(xqspi,
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200330 GQSPI_QSPIDMA_DST_CTRL_OFST,
331 GQSPI_QSPIDMA_DST_CTRL_RESET_VAL);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530332
333 /* Enable the GQSPI */
334 zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, GQSPI_EN_MASK);
335}
336
337/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200338 * zynqmp_qspi_copy_read_data - Copy data to RX buffer
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530339 * @xqspi: Pointer to the zynqmp_qspi structure
340 * @data: The variable where data is stored
341 * @size: Number of bytes to be copied from data to RX buffer
342 */
343static void zynqmp_qspi_copy_read_data(struct zynqmp_qspi *xqspi,
344 ulong data, u8 size)
345{
346 memcpy(xqspi->rxbuf, &data, size);
347 xqspi->rxbuf += size;
348 xqspi->bytes_to_receive -= size;
349}
350
351/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200352 * zynqmp_qspi_chipselect - Select or deselect the chip select line
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530353 * @qspi: Pointer to the spi_device structure
354 * @is_high: Select(0) or deselect (1) the chip select line
355 */
356static void zynqmp_qspi_chipselect(struct spi_device *qspi, bool is_high)
357{
358 struct zynqmp_qspi *xqspi = spi_master_get_devdata(qspi->master);
359 ulong timeout;
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200360 u32 genfifoentry = 0, statusreg;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530361
362 genfifoentry |= GQSPI_GENFIFO_MODE_SPI;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530363
364 if (!is_high) {
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200365 xqspi->genfifobus = GQSPI_GENFIFO_BUS_LOWER;
366 xqspi->genfifocs = GQSPI_GENFIFO_CS_LOWER;
367 genfifoentry |= xqspi->genfifobus;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530368 genfifoentry |= xqspi->genfifocs;
369 genfifoentry |= GQSPI_GENFIFO_CS_SETUP;
370 } else {
371 genfifoentry |= GQSPI_GENFIFO_CS_HOLD;
372 }
373
374 zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST, genfifoentry);
375
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530376 /* Manually start the generic FIFO command */
377 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200378 zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST) |
379 GQSPI_CFG_START_GEN_FIFO_MASK);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530380
381 timeout = jiffies + msecs_to_jiffies(1000);
382
383 /* Wait until the generic FIFO command is empty */
384 do {
385 statusreg = zynqmp_gqspi_read(xqspi, GQSPI_ISR_OFST);
386
387 if ((statusreg & GQSPI_ISR_GENFIFOEMPTY_MASK) &&
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200388 (statusreg & GQSPI_ISR_TXEMPTY_MASK))
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530389 break;
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200390 cpu_relax();
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530391 } while (!time_after_eq(jiffies, timeout));
392
393 if (time_after_eq(jiffies, timeout))
394 dev_err(xqspi->dev, "Chip select timed out\n");
395}
396
397/**
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200398 * zynqmp_qspi_selectspimode - Selects SPI mode - x1 or x2 or x4.
399 * @xqspi: xqspi is a pointer to the GQSPI instance
400 * @spimode: spimode - SPI or DUAL or QUAD.
401 * Return: Mask to set desired SPI mode in GENFIFO entry.
402 */
403static inline u32 zynqmp_qspi_selectspimode(struct zynqmp_qspi *xqspi,
404 u8 spimode)
405{
406 u32 mask = 0;
407
408 switch (spimode) {
409 case GQSPI_SELECT_MODE_DUALSPI:
410 mask = GQSPI_GENFIFO_MODE_DUALSPI;
411 break;
412 case GQSPI_SELECT_MODE_QUADSPI:
413 mask = GQSPI_GENFIFO_MODE_QUADSPI;
414 break;
415 case GQSPI_SELECT_MODE_SPI:
416 mask = GQSPI_GENFIFO_MODE_SPI;
417 break;
418 default:
419 dev_warn(xqspi->dev, "Invalid SPI mode\n");
420 }
421
422 return mask;
423}
424
425/**
426 * zynqmp_qspi_config_op - Configure QSPI controller for specified
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530427 * transfer
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200428 * @xqspi: Pointer to the zynqmp_qspi structure
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530429 * @qspi: Pointer to the spi_device structure
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530430 *
431 * Sets the operational mode of QSPI controller for the next QSPI transfer and
432 * sets the requested clock frequency.
433 *
434 * Return: Always 0
435 *
436 * Note:
437 * If the requested frequency is not an exact match with what can be
438 * obtained using the pre-scalar value, the driver sets the clock
439 * frequency which is lower than the requested frequency (maximum lower)
440 * for the transfer.
441 *
442 * If the requested frequency is higher or lower than that is supported
443 * by the QSPI controller the driver will set the highest or lowest
444 * frequency supported by controller.
445 */
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200446static int zynqmp_qspi_config_op(struct zynqmp_qspi *xqspi,
447 struct spi_device *qspi)
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530448{
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530449 ulong clk_rate;
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200450 u32 config_reg, baud_rate_val = 0;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530451
452 /* Set the clock frequency */
453 /* If req_hz == 0, default to lowest speed */
454 clk_rate = clk_get_rate(xqspi->refclk);
455
456 while ((baud_rate_val < GQSPI_BAUD_DIV_MAX) &&
457 (clk_rate /
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200458 (GQSPI_BAUD_DIV_SHIFT << baud_rate_val)) > qspi->max_speed_hz)
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530459 baud_rate_val++;
460
461 config_reg = zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST);
462
463 /* Set the QSPI clock phase and clock polarity */
464 config_reg &= (~GQSPI_CFG_CLK_PHA_MASK) & (~GQSPI_CFG_CLK_POL_MASK);
465
466 if (qspi->mode & SPI_CPHA)
467 config_reg |= GQSPI_CFG_CLK_PHA_MASK;
468 if (qspi->mode & SPI_CPOL)
469 config_reg |= GQSPI_CFG_CLK_POL_MASK;
470
471 config_reg &= ~GQSPI_CFG_BAUD_RATE_DIV_MASK;
472 config_reg |= (baud_rate_val << GQSPI_CFG_BAUD_RATE_DIV_SHIFT);
473 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST, config_reg);
474 return 0;
475}
476
477/**
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200478 * zynqmp_qspi_setup_op - Configure the QSPI controller
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530479 * @qspi: Pointer to the spi_device structure
480 *
481 * Sets the operational mode of QSPI controller for the next QSPI transfer,
482 * baud rate and divisor value to setup the requested qspi clock.
483 *
484 * Return: 0 on success; error value otherwise.
485 */
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200486static int zynqmp_qspi_setup_op(struct spi_device *qspi)
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530487{
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200488 struct spi_controller *ctlr = qspi->master;
489 struct zynqmp_qspi *xqspi = spi_controller_get_devdata(ctlr);
490 struct device *dev = &ctlr->dev;
491 int ret;
492
493 if (ctlr->busy)
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530494 return -EBUSY;
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200495
496 ret = clk_enable(xqspi->refclk);
497 if (ret) {
498 dev_err(dev, "Cannot enable device clock.\n");
499 return ret;
500 }
501
502 ret = clk_enable(xqspi->pclk);
503 if (ret) {
504 dev_err(dev, "Cannot enable APB clock.\n");
505 clk_disable(xqspi->refclk);
506 return ret;
507 }
508 zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, GQSPI_EN_MASK);
509
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530510 return 0;
511}
512
513/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200514 * zynqmp_qspi_filltxfifo - Fills the TX FIFO as long as there is room in
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530515 * the FIFO or the bytes required to be
516 * transmitted.
517 * @xqspi: Pointer to the zynqmp_qspi structure
518 * @size: Number of bytes to be copied from TX buffer to TX FIFO
519 */
520static void zynqmp_qspi_filltxfifo(struct zynqmp_qspi *xqspi, int size)
521{
522 u32 count = 0, intermediate;
523
524 while ((xqspi->bytes_to_transfer > 0) && (count < size)) {
525 memcpy(&intermediate, xqspi->txbuf, 4);
526 zynqmp_gqspi_write(xqspi, GQSPI_TXD_OFST, intermediate);
527
528 if (xqspi->bytes_to_transfer >= 4) {
529 xqspi->txbuf += 4;
530 xqspi->bytes_to_transfer -= 4;
531 } else {
532 xqspi->txbuf += xqspi->bytes_to_transfer;
533 xqspi->bytes_to_transfer = 0;
534 }
535 count++;
536 }
537}
538
539/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200540 * zynqmp_qspi_readrxfifo - Fills the RX FIFO as long as there is room in
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530541 * the FIFO.
542 * @xqspi: Pointer to the zynqmp_qspi structure
543 * @size: Number of bytes to be copied from RX buffer to RX FIFO
544 */
545static void zynqmp_qspi_readrxfifo(struct zynqmp_qspi *xqspi, u32 size)
546{
547 ulong data;
548 int count = 0;
549
550 while ((count < size) && (xqspi->bytes_to_receive > 0)) {
551 if (xqspi->bytes_to_receive >= 4) {
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200552 (*(u32 *)xqspi->rxbuf) =
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530553 zynqmp_gqspi_read(xqspi, GQSPI_RXD_OFST);
554 xqspi->rxbuf += 4;
555 xqspi->bytes_to_receive -= 4;
556 count += 4;
557 } else {
558 data = zynqmp_gqspi_read(xqspi, GQSPI_RXD_OFST);
559 count += xqspi->bytes_to_receive;
560 zynqmp_qspi_copy_read_data(xqspi, data,
561 xqspi->bytes_to_receive);
562 xqspi->bytes_to_receive = 0;
563 }
564 }
565}
566
567/**
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200568 * zynqmp_qspi_fillgenfifo - Fills the GENFIFO.
569 * @xqspi: Pointer to the zynqmp_qspi structure
570 * @nbits: Transfer/Receive buswidth.
571 * @genfifoentry: Variable in which GENFIFO mask is saved
572 */
573static void zynqmp_qspi_fillgenfifo(struct zynqmp_qspi *xqspi, u8 nbits,
574 u32 genfifoentry)
575{
576 u32 transfer_len = 0;
577
578 if (xqspi->txbuf) {
579 genfifoentry &= ~GQSPI_GENFIFO_RX;
580 genfifoentry |= GQSPI_GENFIFO_DATA_XFER;
581 genfifoentry |= GQSPI_GENFIFO_TX;
582 transfer_len = xqspi->bytes_to_transfer;
583 } else {
584 genfifoentry &= ~GQSPI_GENFIFO_TX;
585 genfifoentry |= GQSPI_GENFIFO_DATA_XFER;
586 genfifoentry |= GQSPI_GENFIFO_RX;
587 if (xqspi->mode == GQSPI_MODE_DMA)
588 transfer_len = xqspi->dma_rx_bytes;
589 else
590 transfer_len = xqspi->bytes_to_receive;
591 }
592 genfifoentry |= zynqmp_qspi_selectspimode(xqspi, nbits);
593 xqspi->genfifoentry = genfifoentry;
594
595 if ((transfer_len) < GQSPI_GENFIFO_IMM_DATA_MASK) {
596 genfifoentry &= ~GQSPI_GENFIFO_IMM_DATA_MASK;
597 genfifoentry |= transfer_len;
598 zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST, genfifoentry);
599 } else {
600 int tempcount = transfer_len;
601 u32 exponent = 8; /* 2^8 = 256 */
602 u8 imm_data = tempcount & 0xFF;
603
604 tempcount &= ~(tempcount & 0xFF);
605 /* Immediate entry */
606 if (tempcount != 0) {
607 /* Exponent entries */
608 genfifoentry |= GQSPI_GENFIFO_EXP;
609 while (tempcount != 0) {
610 if (tempcount & GQSPI_GENFIFO_EXP_START) {
611 genfifoentry &=
612 ~GQSPI_GENFIFO_IMM_DATA_MASK;
613 genfifoentry |= exponent;
614 zynqmp_gqspi_write(xqspi,
615 GQSPI_GEN_FIFO_OFST,
616 genfifoentry);
617 }
618 tempcount = tempcount >> 1;
619 exponent++;
620 }
621 }
622 if (imm_data != 0) {
623 genfifoentry &= ~GQSPI_GENFIFO_EXP;
624 genfifoentry &= ~GQSPI_GENFIFO_IMM_DATA_MASK;
625 genfifoentry |= (u8)(imm_data & 0xFF);
626 zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST,
627 genfifoentry);
628 }
629 }
630 if (xqspi->mode == GQSPI_MODE_IO && xqspi->rxbuf) {
631 /* Dummy generic FIFO entry */
632 zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST, 0x0);
633 }
634}
635
636/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200637 * zynqmp_process_dma_irq - Handler for DMA done interrupt of QSPI
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530638 * controller
639 * @xqspi: zynqmp_qspi instance pointer
640 *
641 * This function handles DMA interrupt only.
642 */
643static void zynqmp_process_dma_irq(struct zynqmp_qspi *xqspi)
644{
645 u32 config_reg, genfifoentry;
646
647 dma_unmap_single(xqspi->dev, xqspi->dma_addr,
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200648 xqspi->dma_rx_bytes, DMA_FROM_DEVICE);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530649 xqspi->rxbuf += xqspi->dma_rx_bytes;
650 xqspi->bytes_to_receive -= xqspi->dma_rx_bytes;
651 xqspi->dma_rx_bytes = 0;
652
653 /* Disabling the DMA interrupts */
654 zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_I_DIS_OFST,
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200655 GQSPI_QSPIDMA_DST_I_EN_DONE_MASK);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530656
657 if (xqspi->bytes_to_receive > 0) {
658 /* Switch to IO mode,for remaining bytes to receive */
659 config_reg = zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST);
660 config_reg &= ~GQSPI_CFG_MODE_EN_MASK;
661 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST, config_reg);
662
663 /* Initiate the transfer of remaining bytes */
664 genfifoentry = xqspi->genfifoentry;
665 genfifoentry |= xqspi->bytes_to_receive;
666 zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST, genfifoentry);
667
668 /* Dummy generic FIFO entry */
669 zynqmp_gqspi_write(xqspi, GQSPI_GEN_FIFO_OFST, 0x0);
670
671 /* Manual start */
672 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200673 (zynqmp_gqspi_read(xqspi,
674 GQSPI_CONFIG_OFST) |
675 GQSPI_CFG_START_GEN_FIFO_MASK));
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530676
677 /* Enable the RX interrupts for IO mode */
678 zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200679 GQSPI_IER_GENFIFOEMPTY_MASK |
680 GQSPI_IER_RXNEMPTY_MASK |
681 GQSPI_IER_RXEMPTY_MASK);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530682 }
683}
684
685/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200686 * zynqmp_qspi_irq - Interrupt service routine of the QSPI controller
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530687 * @irq: IRQ number
688 * @dev_id: Pointer to the xqspi structure
689 *
690 * This function handles TX empty only.
691 * On TX empty interrupt this function reads the received data from RX FIFO
692 * and fills the TX FIFO if there is any data remaining to be transferred.
693 *
694 * Return: IRQ_HANDLED when interrupt is handled
695 * IRQ_NONE otherwise.
696 */
697static irqreturn_t zynqmp_qspi_irq(int irq, void *dev_id)
698{
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200699 struct zynqmp_qspi *xqspi = (struct zynqmp_qspi *)dev_id;
700 irqreturn_t ret = IRQ_NONE;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530701 u32 status, mask, dma_status = 0;
702
703 status = zynqmp_gqspi_read(xqspi, GQSPI_ISR_OFST);
704 zynqmp_gqspi_write(xqspi, GQSPI_ISR_OFST, status);
705 mask = (status & ~(zynqmp_gqspi_read(xqspi, GQSPI_IMASK_OFST)));
706
707 /* Read and clear DMA status */
708 if (xqspi->mode == GQSPI_MODE_DMA) {
709 dma_status =
710 zynqmp_gqspi_read(xqspi, GQSPI_QSPIDMA_DST_I_STS_OFST);
711 zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_I_STS_OFST,
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200712 dma_status);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530713 }
714
715 if (mask & GQSPI_ISR_TXNOT_FULL_MASK) {
716 zynqmp_qspi_filltxfifo(xqspi, GQSPI_TX_FIFO_FILL);
717 ret = IRQ_HANDLED;
718 }
719
720 if (dma_status & GQSPI_QSPIDMA_DST_I_STS_DONE_MASK) {
721 zynqmp_process_dma_irq(xqspi);
722 ret = IRQ_HANDLED;
723 } else if (!(mask & GQSPI_IER_RXEMPTY_MASK) &&
724 (mask & GQSPI_IER_GENFIFOEMPTY_MASK)) {
725 zynqmp_qspi_readrxfifo(xqspi, GQSPI_RX_FIFO_FILL);
726 ret = IRQ_HANDLED;
727 }
728
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200729 if (xqspi->bytes_to_receive == 0 && xqspi->bytes_to_transfer == 0 &&
730 ((status & GQSPI_IRQ_MASK) == GQSPI_IRQ_MASK)) {
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530731 zynqmp_gqspi_write(xqspi, GQSPI_IDR_OFST, GQSPI_ISR_IDR_MASK);
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200732 complete(&xqspi->data_completion);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530733 ret = IRQ_HANDLED;
734 }
735 return ret;
736}
737
738/**
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200739 * zynqmp_qspi_setuprxdma - This function sets up the RX DMA operation
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530740 * @xqspi: xqspi is a pointer to the GQSPI instance.
741 */
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200742static void zynqmp_qspi_setuprxdma(struct zynqmp_qspi *xqspi)
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530743{
744 u32 rx_bytes, rx_rem, config_reg;
745 dma_addr_t addr;
746 u64 dma_align = (u64)(uintptr_t)xqspi->rxbuf;
747
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200748 if (xqspi->bytes_to_receive < 8 ||
749 ((dma_align & GQSPI_DMA_UNALIGN) != 0x0)) {
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530750 /* Setting to IO mode */
751 config_reg = zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST);
752 config_reg &= ~GQSPI_CFG_MODE_EN_MASK;
753 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST, config_reg);
754 xqspi->mode = GQSPI_MODE_IO;
755 xqspi->dma_rx_bytes = 0;
756 return;
757 }
758
759 rx_rem = xqspi->bytes_to_receive % 4;
760 rx_bytes = (xqspi->bytes_to_receive - rx_rem);
761
762 addr = dma_map_single(xqspi->dev, (void *)xqspi->rxbuf,
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200763 rx_bytes, DMA_FROM_DEVICE);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530764 if (dma_mapping_error(xqspi->dev, addr))
765 dev_err(xqspi->dev, "ERR:rxdma:memory not mapped\n");
766
767 xqspi->dma_rx_bytes = rx_bytes;
768 xqspi->dma_addr = addr;
769 zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_ADDR_OFST,
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200770 (u32)(addr & 0xffffffff));
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530771 addr = ((addr >> 16) >> 16);
772 zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_ADDR_MSB_OFST,
Amit Kumar Mahapatraf09a4332020-09-24 09:11:19 +0200773 ((u32)addr) & 0xfff);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530774
775 /* Enabling the DMA mode */
776 config_reg = zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST);
777 config_reg &= ~GQSPI_CFG_MODE_EN_MASK;
778 config_reg |= GQSPI_CFG_MODE_EN_DMA_MASK;
779 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST, config_reg);
780
781 /* Switch to DMA mode */
782 xqspi->mode = GQSPI_MODE_DMA;
783
784 /* Write the number of bytes to transfer */
785 zynqmp_gqspi_write(xqspi, GQSPI_QSPIDMA_DST_SIZE_OFST, rx_bytes);
786}
787
788/**
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200789 * zynqmp_qspi_write_op - This function sets up the GENFIFO entries,
790 * TX FIFO, and fills the TX FIFO with as many
791 * bytes as possible.
792 * @xqspi: Pointer to the GQSPI instance.
793 * @tx_nbits: Transfer buswidth.
794 * @genfifoentry: Variable in which GENFIFO mask is returned
795 * to calling function
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530796 */
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200797static void zynqmp_qspi_write_op(struct zynqmp_qspi *xqspi, u8 tx_nbits,
798 u32 genfifoentry)
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530799{
800 u32 config_reg;
801
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200802 zynqmp_qspi_fillgenfifo(xqspi, tx_nbits, genfifoentry);
803 zynqmp_qspi_filltxfifo(xqspi, GQSPI_TXD_DEPTH);
804 if (xqspi->mode == GQSPI_MODE_DMA) {
805 config_reg = zynqmp_gqspi_read(xqspi,
806 GQSPI_CONFIG_OFST);
807 config_reg &= ~GQSPI_CFG_MODE_EN_MASK;
808 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
809 config_reg);
810 xqspi->mode = GQSPI_MODE_IO;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530811 }
812}
813
814/**
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200815 * zynqmp_qspi_read_op - This function sets up the GENFIFO entries and
816 * RX DMA operation.
817 * @xqspi: xqspi is a pointer to the GQSPI instance.
818 * @rx_nbits: Receive buswidth.
819 * @genfifoentry: genfifoentry is pointer to the variable in which
820 * GENFIFO mask is returned to calling function
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530821 */
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200822static void zynqmp_qspi_read_op(struct zynqmp_qspi *xqspi, u8 rx_nbits,
823 u32 genfifoentry)
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530824{
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200825 zynqmp_qspi_fillgenfifo(xqspi, rx_nbits, genfifoentry);
826 zynqmp_qspi_setuprxdma(xqspi);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530827}
828
829/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200830 * zynqmp_qspi_suspend - Suspend method for the QSPI driver
Lee Jones4b42b0b2020-07-17 14:54:20 +0100831 * @dev: Address of the platform_device structure
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530832 *
833 * This function stops the QSPI driver queue and disables the QSPI controller
834 *
835 * Return: Always 0
836 */
837static int __maybe_unused zynqmp_qspi_suspend(struct device *dev)
838{
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200839 struct spi_controller *ctlr = dev_get_drvdata(dev);
840 struct zynqmp_qspi *xqspi = spi_controller_get_devdata(ctlr);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530841
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200842 spi_controller_suspend(ctlr);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530843
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200844 zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, 0x0);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530845
846 return 0;
847}
848
849/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +0200850 * zynqmp_qspi_resume - Resume method for the QSPI driver
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530851 * @dev: Address of the platform_device structure
852 *
853 * The function starts the QSPI driver queue and initializes the QSPI
854 * controller
855 *
856 * Return: 0 on success; error value otherwise
857 */
858static int __maybe_unused zynqmp_qspi_resume(struct device *dev)
859{
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200860 struct spi_controller *ctlr = dev_get_drvdata(dev);
861 struct zynqmp_qspi *xqspi = spi_controller_get_devdata(ctlr);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530862 int ret = 0;
863
864 ret = clk_enable(xqspi->pclk);
865 if (ret) {
866 dev_err(dev, "Cannot enable APB clock.\n");
867 return ret;
868 }
869
870 ret = clk_enable(xqspi->refclk);
871 if (ret) {
872 dev_err(dev, "Cannot enable device clock.\n");
873 clk_disable(xqspi->pclk);
874 return ret;
875 }
876
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200877 spi_controller_resume(ctlr);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530878
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +0530879 clk_disable(xqspi->refclk);
880 clk_disable(xqspi->pclk);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +0530881 return 0;
882}
883
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +0530884/**
885 * zynqmp_runtime_suspend - Runtime suspend method for the SPI driver
886 * @dev: Address of the platform_device structure
887 *
888 * This function disables the clocks
889 *
890 * Return: Always 0
891 */
892static int __maybe_unused zynqmp_runtime_suspend(struct device *dev)
893{
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200894 struct zynqmp_qspi *xqspi = (struct zynqmp_qspi *)dev_get_drvdata(dev);
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +0530895
896 clk_disable(xqspi->refclk);
897 clk_disable(xqspi->pclk);
898
899 return 0;
900}
901
902/**
903 * zynqmp_runtime_resume - Runtime resume method for the SPI driver
904 * @dev: Address of the platform_device structure
905 *
906 * This function enables the clocks
907 *
908 * Return: 0 on success and error value on error
909 */
910static int __maybe_unused zynqmp_runtime_resume(struct device *dev)
911{
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200912 struct zynqmp_qspi *xqspi = (struct zynqmp_qspi *)dev_get_drvdata(dev);
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +0530913 int ret;
914
915 ret = clk_enable(xqspi->pclk);
916 if (ret) {
917 dev_err(dev, "Cannot enable APB clock.\n");
918 return ret;
919 }
920
921 ret = clk_enable(xqspi->refclk);
922 if (ret) {
923 dev_err(dev, "Cannot enable device clock.\n");
924 clk_disable(xqspi->pclk);
925 return ret;
926 }
927
928 return 0;
929}
930
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200931/**
932 * zynqmp_qspi_exec_op() - Initiates the QSPI transfer
933 * @mem: The SPI memory
934 * @op: The memory operation to execute
935 *
936 * Executes a memory operation.
937 *
938 * This function first selects the chip and starts the memory operation.
939 *
940 * Return: 0 in case of success, a negative error code otherwise.
941 */
942static int zynqmp_qspi_exec_op(struct spi_mem *mem,
943 const struct spi_mem_op *op)
944{
945 struct zynqmp_qspi *xqspi = spi_controller_get_devdata
946 (mem->spi->master);
947 int err = 0, i;
948 u8 *tmpbuf;
949 u32 genfifoentry = 0;
950
951 dev_dbg(xqspi->dev, "cmd:%#x mode:%d.%d.%d.%d\n",
952 op->cmd.opcode, op->cmd.buswidth, op->addr.buswidth,
953 op->dummy.buswidth, op->data.buswidth);
954
Quanyang Wanga0f65be2021-04-08 12:02:21 +0800955 mutex_lock(&xqspi->op_lock);
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200956 zynqmp_qspi_config_op(xqspi, mem->spi);
957 zynqmp_qspi_chipselect(mem->spi, false);
958 genfifoentry |= xqspi->genfifocs;
959 genfifoentry |= xqspi->genfifobus;
960
961 if (op->cmd.opcode) {
962 tmpbuf = kzalloc(op->cmd.nbytes, GFP_KERNEL | GFP_DMA);
963 if (!tmpbuf)
964 return -ENOMEM;
965 tmpbuf[0] = op->cmd.opcode;
966 reinit_completion(&xqspi->data_completion);
967 xqspi->txbuf = tmpbuf;
968 xqspi->rxbuf = NULL;
969 xqspi->bytes_to_transfer = op->cmd.nbytes;
970 xqspi->bytes_to_receive = 0;
971 zynqmp_qspi_write_op(xqspi, op->cmd.buswidth, genfifoentry);
972 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
973 zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST) |
974 GQSPI_CFG_START_GEN_FIFO_MASK);
975 zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
976 GQSPI_IER_GENFIFOEMPTY_MASK |
977 GQSPI_IER_TXNOT_FULL_MASK);
Quanyang Wanga16bff62021-04-08 12:02:20 +0800978 if (!wait_for_completion_timeout
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +0200979 (&xqspi->data_completion, msecs_to_jiffies(1000))) {
980 err = -ETIMEDOUT;
981 kfree(tmpbuf);
982 goto return_err;
983 }
984 kfree(tmpbuf);
985 }
986
987 if (op->addr.nbytes) {
988 for (i = 0; i < op->addr.nbytes; i++) {
989 *(((u8 *)xqspi->txbuf) + i) = op->addr.val >>
990 (8 * (op->addr.nbytes - i - 1));
991 }
992
993 reinit_completion(&xqspi->data_completion);
994 xqspi->rxbuf = NULL;
995 xqspi->bytes_to_transfer = op->addr.nbytes;
996 xqspi->bytes_to_receive = 0;
997 zynqmp_qspi_write_op(xqspi, op->addr.buswidth, genfifoentry);
998 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
999 zynqmp_gqspi_read(xqspi,
1000 GQSPI_CONFIG_OFST) |
1001 GQSPI_CFG_START_GEN_FIFO_MASK);
1002 zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
1003 GQSPI_IER_TXEMPTY_MASK |
1004 GQSPI_IER_GENFIFOEMPTY_MASK |
1005 GQSPI_IER_TXNOT_FULL_MASK);
Quanyang Wanga16bff62021-04-08 12:02:20 +08001006 if (!wait_for_completion_timeout
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001007 (&xqspi->data_completion, msecs_to_jiffies(1000))) {
1008 err = -ETIMEDOUT;
1009 goto return_err;
1010 }
1011 }
1012
1013 if (op->dummy.nbytes) {
1014 tmpbuf = kzalloc(op->dummy.nbytes, GFP_KERNEL | GFP_DMA);
1015 if (!tmpbuf)
1016 return -ENOMEM;
1017 memset(tmpbuf, 0xff, op->dummy.nbytes);
1018 reinit_completion(&xqspi->data_completion);
1019 xqspi->txbuf = tmpbuf;
1020 xqspi->rxbuf = NULL;
1021 xqspi->bytes_to_transfer = op->dummy.nbytes;
1022 xqspi->bytes_to_receive = 0;
1023 zynqmp_qspi_write_op(xqspi, op->dummy.buswidth,
1024 genfifoentry);
1025 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
1026 zynqmp_gqspi_read(xqspi, GQSPI_CONFIG_OFST) |
1027 GQSPI_CFG_START_GEN_FIFO_MASK);
1028 zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
1029 GQSPI_IER_TXEMPTY_MASK |
1030 GQSPI_IER_GENFIFOEMPTY_MASK |
1031 GQSPI_IER_TXNOT_FULL_MASK);
1032 if (!wait_for_completion_interruptible_timeout
1033 (&xqspi->data_completion, msecs_to_jiffies(1000))) {
1034 err = -ETIMEDOUT;
1035 kfree(tmpbuf);
1036 goto return_err;
1037 }
1038
1039 kfree(tmpbuf);
1040 }
1041
1042 if (op->data.nbytes) {
1043 reinit_completion(&xqspi->data_completion);
1044 if (op->data.dir == SPI_MEM_DATA_OUT) {
1045 xqspi->txbuf = (u8 *)op->data.buf.out;
1046 xqspi->rxbuf = NULL;
1047 xqspi->bytes_to_transfer = op->data.nbytes;
1048 xqspi->bytes_to_receive = 0;
1049 zynqmp_qspi_write_op(xqspi, op->data.buswidth,
1050 genfifoentry);
1051 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
1052 zynqmp_gqspi_read
1053 (xqspi, GQSPI_CONFIG_OFST) |
1054 GQSPI_CFG_START_GEN_FIFO_MASK);
1055 zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
1056 GQSPI_IER_TXEMPTY_MASK |
1057 GQSPI_IER_GENFIFOEMPTY_MASK |
1058 GQSPI_IER_TXNOT_FULL_MASK);
1059 } else {
1060 xqspi->txbuf = NULL;
1061 xqspi->rxbuf = (u8 *)op->data.buf.in;
1062 xqspi->bytes_to_receive = op->data.nbytes;
1063 xqspi->bytes_to_transfer = 0;
1064 zynqmp_qspi_read_op(xqspi, op->data.buswidth,
1065 genfifoentry);
1066 zynqmp_gqspi_write(xqspi, GQSPI_CONFIG_OFST,
1067 zynqmp_gqspi_read
1068 (xqspi, GQSPI_CONFIG_OFST) |
1069 GQSPI_CFG_START_GEN_FIFO_MASK);
1070 if (xqspi->mode == GQSPI_MODE_DMA) {
1071 zynqmp_gqspi_write
1072 (xqspi, GQSPI_QSPIDMA_DST_I_EN_OFST,
1073 GQSPI_QSPIDMA_DST_I_EN_DONE_MASK);
1074 } else {
1075 zynqmp_gqspi_write(xqspi, GQSPI_IER_OFST,
1076 GQSPI_IER_GENFIFOEMPTY_MASK |
1077 GQSPI_IER_RXNEMPTY_MASK |
1078 GQSPI_IER_RXEMPTY_MASK);
1079 }
1080 }
Quanyang Wanga16bff62021-04-08 12:02:20 +08001081 if (!wait_for_completion_timeout
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001082 (&xqspi->data_completion, msecs_to_jiffies(1000)))
1083 err = -ETIMEDOUT;
1084 }
1085
1086return_err:
1087
1088 zynqmp_qspi_chipselect(mem->spi, true);
Quanyang Wanga0f65be2021-04-08 12:02:21 +08001089 mutex_unlock(&xqspi->op_lock);
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001090
1091 return err;
1092}
1093
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +05301094static const struct dev_pm_ops zynqmp_qspi_dev_pm_ops = {
1095 SET_RUNTIME_PM_OPS(zynqmp_runtime_suspend,
1096 zynqmp_runtime_resume, NULL)
1097 SET_SYSTEM_SLEEP_PM_OPS(zynqmp_qspi_suspend, zynqmp_qspi_resume)
1098};
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301099
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001100static const struct spi_controller_mem_ops zynqmp_qspi_mem_ops = {
1101 .exec_op = zynqmp_qspi_exec_op,
1102};
1103
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301104/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +02001105 * zynqmp_qspi_probe - Probe method for the QSPI driver
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301106 * @pdev: Pointer to the platform_device structure
1107 *
1108 * This function initializes the driver data structures and the hardware.
1109 *
1110 * Return: 0 on success; error value otherwise
1111 */
1112static int zynqmp_qspi_probe(struct platform_device *pdev)
1113{
1114 int ret = 0;
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001115 struct spi_controller *ctlr;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301116 struct zynqmp_qspi *xqspi;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301117 struct device *dev = &pdev->dev;
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001118 struct device_node *np = dev->of_node;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301119
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001120 ctlr = spi_alloc_master(&pdev->dev, sizeof(*xqspi));
1121 if (!ctlr)
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301122 return -ENOMEM;
1123
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001124 xqspi = spi_controller_get_devdata(ctlr);
1125 xqspi->dev = dev;
1126 platform_set_drvdata(pdev, xqspi);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301127
YueHaibing214d1ed2019-09-04 21:59:16 +08001128 xqspi->regs = devm_platform_ioremap_resource(pdev, 0);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301129 if (IS_ERR(xqspi->regs)) {
1130 ret = PTR_ERR(xqspi->regs);
1131 goto remove_master;
1132 }
1133
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301134 xqspi->pclk = devm_clk_get(&pdev->dev, "pclk");
1135 if (IS_ERR(xqspi->pclk)) {
1136 dev_err(dev, "pclk clock not found.\n");
1137 ret = PTR_ERR(xqspi->pclk);
1138 goto remove_master;
1139 }
1140
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001141 init_completion(&xqspi->data_completion);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301142
1143 xqspi->refclk = devm_clk_get(&pdev->dev, "ref_clk");
1144 if (IS_ERR(xqspi->refclk)) {
1145 dev_err(dev, "ref_clk clock not found.\n");
1146 ret = PTR_ERR(xqspi->refclk);
1147 goto clk_dis_pclk;
1148 }
1149
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001150 ret = clk_prepare_enable(xqspi->pclk);
1151 if (ret) {
1152 dev_err(dev, "Unable to enable APB clock.\n");
1153 goto remove_master;
1154 }
1155
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301156 ret = clk_prepare_enable(xqspi->refclk);
1157 if (ret) {
1158 dev_err(dev, "Unable to enable device clock.\n");
1159 goto clk_dis_pclk;
1160 }
1161
Quanyang Wanga0f65be2021-04-08 12:02:21 +08001162 mutex_init(&xqspi->op_lock);
1163
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +05301164 pm_runtime_use_autosuspend(&pdev->dev);
1165 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
1166 pm_runtime_set_active(&pdev->dev);
1167 pm_runtime_enable(&pdev->dev);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301168 /* QSPI controller initializations */
1169 zynqmp_qspi_init_hw(xqspi);
1170
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +05301171 pm_runtime_mark_last_busy(&pdev->dev);
1172 pm_runtime_put_autosuspend(&pdev->dev);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301173 xqspi->irq = platform_get_irq(pdev, 0);
1174 if (xqspi->irq <= 0) {
1175 ret = -ENXIO;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301176 goto clk_dis_all;
1177 }
1178 ret = devm_request_irq(&pdev->dev, xqspi->irq, zynqmp_qspi_irq,
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001179 0, pdev->name, xqspi);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301180 if (ret != 0) {
1181 ret = -ENXIO;
1182 dev_err(dev, "request_irq failed\n");
1183 goto clk_dis_all;
1184 }
1185
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001186 ctlr->bits_per_word_mask = SPI_BPW_MASK(8);
1187 ctlr->num_chipselect = GQSPI_DEFAULT_NUM_CS;
1188 ctlr->mem_ops = &zynqmp_qspi_mem_ops;
1189 ctlr->setup = zynqmp_qspi_setup_op;
1190 ctlr->max_speed_hz = clk_get_rate(xqspi->refclk) / 2;
1191 ctlr->bits_per_word_mask = SPI_BPW_MASK(8);
1192 ctlr->mode_bits = SPI_CPOL | SPI_CPHA | SPI_RX_DUAL | SPI_RX_QUAD |
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301193 SPI_TX_DUAL | SPI_TX_QUAD;
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001194 ctlr->dev.of_node = np;
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301195
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001196 ret = devm_spi_register_controller(&pdev->dev, ctlr);
1197 if (ret) {
1198 dev_err(&pdev->dev, "spi_register_controller failed\n");
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301199 goto clk_dis_all;
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001200 }
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301201
1202 return 0;
1203
1204clk_dis_all:
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +05301205 pm_runtime_set_suspended(&pdev->dev);
1206 pm_runtime_disable(&pdev->dev);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301207 clk_disable_unprepare(xqspi->refclk);
1208clk_dis_pclk:
1209 clk_disable_unprepare(xqspi->pclk);
1210remove_master:
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001211 spi_controller_put(ctlr);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301212
1213 return ret;
1214}
1215
1216/**
Amit Kumar Mahapatra91af6eb2020-09-24 09:11:17 +02001217 * zynqmp_qspi_remove - Remove method for the QSPI driver
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301218 * @pdev: Pointer to the platform_device structure
1219 *
1220 * This function is called if a device is physically removed from the system or
1221 * if the driver module is being unloaded. It frees all resources allocated to
1222 * the device.
1223 *
1224 * Return: 0 Always
1225 */
1226static int zynqmp_qspi_remove(struct platform_device *pdev)
1227{
Amit Kumar Mahapatra1c263722020-09-24 09:11:18 +02001228 struct zynqmp_qspi *xqspi = platform_get_drvdata(pdev);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301229
1230 zynqmp_gqspi_write(xqspi, GQSPI_EN_OFST, 0x0);
1231 clk_disable_unprepare(xqspi->refclk);
1232 clk_disable_unprepare(xqspi->pclk);
Naga Sureshkumar Relli9e3a0002018-03-26 18:34:20 +05301233 pm_runtime_set_suspended(&pdev->dev);
1234 pm_runtime_disable(&pdev->dev);
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301235
Ranjit Waghmodedfe11a12015-06-10 16:08:21 +05301236 return 0;
1237}
1238
1239static const struct of_device_id zynqmp_qspi_of_match[] = {
1240 { .compatible = "xlnx,zynqmp-qspi-1.0", },
1241 { /* End of table */ }
1242};
1243
1244MODULE_DEVICE_TABLE(of, zynqmp_qspi_of_match);
1245
1246static struct platform_driver zynqmp_qspi_driver = {
1247 .probe = zynqmp_qspi_probe,
1248 .remove = zynqmp_qspi_remove,
1249 .driver = {
1250 .name = "zynqmp-qspi",
1251 .of_match_table = zynqmp_qspi_of_match,
1252 .pm = &zynqmp_qspi_dev_pm_ops,
1253 },
1254};
1255
1256module_platform_driver(zynqmp_qspi_driver);
1257
1258MODULE_AUTHOR("Xilinx, Inc.");
1259MODULE_DESCRIPTION("Xilinx Zynqmp QSPI driver");
1260MODULE_LICENSE("GPL");